# **TOSHIBA** The information contained herein is subject to change without notice. 021023 D TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc. 021023 A The Toshiba products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These Toshiba products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc. Unintended Usage of Toshiba products listed in this document shall be made at the customer's own risk. 021023\_B The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/or sale are prohibited under any applicable laws and regulations. 060106 Q The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others. 021023\_C The products described in this document may include products subject to the foreign exchange and foreign trade laws. 021023 F For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance/Handling Precautions. 030619 S © 2006 TOSHIBA CORPORATION All Rights Reserved #### Difference between TMP86C845 and TMP86Cx47 series | | | | TMP86Cx47 series | | TMP86C845 series | |----------------------------------|-------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------| | | | TMP86C847UG | TMP86CH47UG<br>TMP86CH47AUG | TMP86CM47UG<br>TMP86CM47AUG | TMP86C845UG | | R | ROM | | 16384bytes(MASK) | 32768bytes(MASK) | 8192bytes(MASK) | | R | AM | 512bytes | 512bytes | 1024bytes | 256bytes | | I/O | port | 35 pins | 35 pins | 35 pins | 35 pins | | Package( | Body size) | LQFP44(10x10mm) | LQFP44(10x10mm) | LQFP44(10x10mm) | LQFP44(10x10mm) | | Minumum comma | and execution time | | 0.25μsec at 16MHz | | 0.5μsec at 16MHz | | Supply | Voltage | 2.7 | V to 5.5V at 4.2MHz/32.768<br>V to 5.5V at 8.0MHz/32.768<br>V to 5.5V at 16MHz/32.768 | BkHz | 2.7V to 5.5V<br>at 8.0MHz/32.768kHz | | Timer | counter | 16-bit timer counter: 1ch<br>8-bit timer counter: 2ch | 16-bit timer counter: 1ch<br>8-bit timer counter: 2ch | 16-bit timer counter: 1ch<br>8-bit timer counter: 2ch | 8-bit timer counter: 2ch | | Time ba | ase timer | 1ch | 1ch ((/// < | 1ch | 1ch | | Watch o | dog timer | 1ch | 1ch 1ch | | (/) 1ch | | UA | ART | 1ch | 1ch | 1ch | - | | S | Ю | Hi-Speed SIO : 1ch | Hi-Speed SIO : 1ch | Hi-Speed SIO : 1ch | Hi-Speed SIO : 1ch | | Key-on | wakeup | 4ch | 4ch | 4ch | - | | 10-bit AD | converter | Analog-input : 8ch | Analog-input : 8ch | Analog-input : 8ch | Analog-input : 8ch | | · · | up counter<br>STOP mode | 6 kinds | 6 kinds | 6 kinds | 4 kinds | | | Hysterisis<br>input pin | P0,P1,P2 ports | P0,P1,P2 ports | P0,P1,P2 ports | P2 port and<br>,P00,P05,P06,P07,<br>P10,P11,P12,P15<br>pins | | I/O circuit | CMOS<br>input pin | P3,P4 ports | P3,P4 ports | P3,P4 ports | P3, P4 ports and<br>P01,P02,P03,P04,<br>P13,P14,P16,P17<br>pins | | RESET | | Watch dog timer, Address trap<br>and Systemclock reset output | | • | RESET input only | | Operating <sup>-</sup> | Temperature | -40 to 85 ℃ | -40 to 85 °C (Note2) | -40 to 85 °C | -40 to 85 °C | | Package<br>(P-LQFP44-1010-0.80A) | | Available | Available<br>(86CH47) | Available | Available | | | kage<br>-1010-0.80B) | N.A. | Available<br>(86CH47A) | N.A. | N.A. | Note 1: Please make sure to check the section "Pin Input/Output port" of TMP86C847/H47/M47 and TMP86C845. Note 2: With TMP86CH47AUG the operating temperature (Topr) is -20 $^{\circ}$ C to 85 $^{\circ}$ C when the supply voltage VDD is less than 2.0V. # Revision History | Date | Revision | | |-----------|----------|---------------------------------------------| | 2006/6/13 | 1 | First Release | | 2006/6/29 | 2 | Periodical updating. No change in contents. | | 2006/6/29 | 3 | Periodical updating. No change in contents. | | 2006/8/3 | 4 | Contents Revised | | 2008/8/29 | 5 | Contents Revised | # Caution in Setting the UART Noise Rejection Time When UART is used, settings of RXDNC are limited depending on the transfer clock specified by BRG. The combination "O" is available but please do not select the combination "-". The transfer clock generated by timer/counter interrupt is calculated by the following equation: Transfer clock [Hz] = Timer/counter source clock [Hz] ÷ TTREG set value | | | RXDNC setting | | | | | | |-----------------------------------------------------------------|------------------------|----------------------------|---------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------|--|--| | BRG setting | Transfer<br>clock [Hz] | 00<br>(No noise rejection) | 01<br>(Reject pulses shorter<br>than 31/fc[s] as noise) | 10<br>(Reject pulses shorter<br>than 63/fc[s] as noise) | 11<br>(Reject pulses shorter<br>than 127/fc[s] as<br>noise) | | | | 000 | fc/13 | 0 | 0 | 0 | <u> </u> | | | | 110 | fc/8 | 0 | (7/4) | - 6 | → - | | | | (When the transfer clock gen-<br>erated by timer/counter inter- | fc/16 | 0 | 000 | \$-\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | //) - | | | | rupt is the same as the right side column) | fc/32 | 0 | 0 | 0 | _ | | | | The setting except the above | | 0 | | | 0 | | | # **Table of Contents** | TMP86C845UG | | |----------------------------------------------------------------------------------------------------------------------|----------------| | 1.1 Features | | | 2. Operational Description | | | 2.1 CPU Core Functions | 7 | | 2.2 System Clock Controller | | | 2.2.3.1 Single-clock mode 2.2.3.2 Dual-clock mode 2.2.3.3 STOP mode 2.2.4 Operating Mode Control | | | 2.2.4.8 IDLE0 and SLEEP0 modes (IDLE0, SLEEP0) 2.2.4.4 SLOW mode 2.3 Reset Circuit 2.3.1 External Reset Input | | | 3. Interrupt Control Circuit | | | 3.1 Interrupt latches (IL15 to IL2) | 34 | | 3.2.2 Individual interrupt enable flags (EF15 to EF4) 3.3 Interrupt Source Selector (INTSEL). 3.4 Interrupt Sequence | 37<br>37<br>37 | | | 3.4.2.2 Using data transfer instructions | | |--------------|----------------------------------------------------------------|----------| | | 3.4.3 Interrupt return 40 3.5 Software Interrupt (INTSW) | 41 | | | 3.5.1 Address error detection | 41 | | | 3.5.2 Debugging 41 | | | | 3.6 Undefined Instruction Interrupt (INTUNDEF) | 41 | | | 3.7 Address Trap Interrupt (INTATRAP) | 41 | | | 3.8 External Interrupts | 41 | | _ | | | | <u>4.</u> | Special Function Register (SFR) | | | | 4.1 SFR | 45 | | <u> </u> | I/O Ports | | | | | | | | 5.1 Port P0 (P07 to P00) | 48 | | | 5.2 Port P1 (P17 to P10) | 49 | | | 5.3 Port P2 (P22 to P20) | 50 | | | 5.4 Port P3 (P37 to P30) | 51<br>52 | | | 5.5 FOILF4 (F47 10 F40) | 5∠ | | _ | | | | 6. | Time Base Timer (TBT) | | | | 6.1 Time Base Timer | 53 | | | 6.1.1 Configuration | 00 | | | 6.1.2 Control | | | | 6.1.3 Function 54 6.2 Divider Output (DVO) | 55 | | | 6.2.1 Configuration | 00 | | | 6.2.2 Control | | | | | | | 7. | Watchdog Timer (WDT) | | | | 7.1 Watchdog Timer Configuration | 57 | | | 7.2 Watchdog Timer Control | 58 | | | 7.2.1 Malfunction Detection Methods Using the Watchdog Timer | | | | 7.2.2 Watchdog Timer Enable 59 7.2.3 Watchdog Timer Disable 60 | | | _ | 7.2.3 Watchdog Timer Disable | | | | 7.2.5 Watchdog Timer Reset | | | | 7.3 Address Trap | 62 | | | 7.3.1 Selection of Address Trap in Internal RAM (ATAS) | | | | 7.3.3 Address Trap Interrupt (INTATRAP) | | | | 7.3.4 Address Trap Reset | | | <del>=</del> | 8-Bit TimerCounter (TC3, TC4) | | | | | | | | 8.1 Configuration | 65<br>66 | | 8.3.1 8-Bit Timer Mode (TC3 and 4) | 1<br>2<br>2<br>5<br>7<br>3<br>3 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------| | 9. Synchronous Serial Interface (SIO) | | | 9.1 Configuration 9.2 Control 9.3 Function 9.3.1 Serial clock 9.3.1.1 Clock source 9.3.1.2 Shift edge 9.3.2.1 Transfer bit direction 9.3.2.1 Transmit mode 9.3.2.2 Receive mode 9.3.2.3 Transmit/receive mode 9.3.3.1 Transmit mode 9.3.3.1 Transmit mode 9.3.3.2 Receive mode 9.3.3.3 Transmit/receive mode 9.3.3.3 Transmit/receive mode | | | 10. 10-bit AD Converter (ADC) | | | 10.1 Configuration 10.2 Register configuration 10.3 Function 10.3.1 Software Start Mode | . 104<br>. 107<br>. 107<br>. 109<br>. 110 | | 11. Input/Output Circuitry | | | 11.1 Control Pins | . 113<br>. 114 | | 12. Electrical Characteristics | | | 12.1 Absolute Maximum Ratings | . 117 | | 12.2 | Recommended Operating Condition | 117 | |------|------------------------------------|-----| | 12.3 | DC Characteristics | 118 | | 12.4 | AD Conversion Characteristics | 119 | | | AC Characteristics | | | 12.6 | Recommended Oscillating Conditions | 120 | | 12.7 | Handling Precaution | 121 | | | | | ### 13. Package Dimension This is a technical document that describes the operating functions and electrical specifications of the 8-bit microcontroller series TLCS-870/C (LSI). #### CMOS 8-Bit Microcontroller # TMP86C845UG | Product No. | ROM<br>(MaskROM) | RAM | Package | FLASH MCU | Emulation Chip | |-------------|------------------|--------------|---------------------|--------------|----------------| | TMP86C845UG | 8192<br>bytes | 256<br>bytes | P-LQFP44-1010-0.80A | TMP86FH47AUG | TMP86C947XB | #### 1.1 **Features** - 1. 8-bit single chip microcomputer TLCS-870/C series - Instruction execution time: 0.25 µs (at 16 MHz) 122 μs (at 32.768 kHz) - 132 types & 731 basic instructions - 2. 15interrupt sources (External: 6 Internal: 9) - 3. Input / Output ports (35 pins) Large current output: 19pins (Typ. 20mA), LED direct drive - 4. Prescaler - Time base timer - Divider output function - 5. Watchdog Timer - 6. 8-bit timer counter: 2 ch - Timer, Event counter, Programmable divider output (PDO), Pulse width modulation (PWM) output, Programmable pulse generation (PPG) modes - 7. High-Speed SIO: 1ch - 8. 10-bit successive approximation type AD converter - Analog input: 8 ch - Clock operation 060116EBP The information contained herein is subject to change without notice. 021023 D TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc. 021023 A The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunctionor failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. 021023\_B The products described in this document shall not be used or embedded to any downstream products of which manufacture. use and/or The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/or sale are prohibited under any applicable laws and regulations. 060106\_Q The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others. 021023\_C The products described in this document are subject to the foreign exchange and foreign trade laws. 021023\_E For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance/Handling Precautions. 030619\_S 1.1 Features Single clock mode Dual clock mode 10. Low power consumption operation STOP mode: Oscillation stops. (Battery/Capacitor back-up.) SLOW1 mode: Low power consumption operation using low-frequency clock.(High-frequency clock stop.) SLOW2 mode: Low power consumption operation using low-frequency clock (High-frequency clock oscillate.) IDLE0 mode: CPU stops, and only the Time-Based-Timer(TBT) on peripherals operate using high frequency clock. Release by falling edge of the source clock which is set by TBTCR<TBTCK>. IDLE1 mode: CPU stops and peripherals operate using high frequency clock. Release by interruputs(CPU restarts). IDLE2 mode: CPU stops and peripherals operate using high and low frequency clock. Release by interruputs. (CPU restarts). SLEEP0 mode: CPU stops, and only the Time-Based-Timer(TBT) on peripherals operate using low frequency clock. Release by falling edge of the source clock which is set by TBTCR<TBTCK>. SLEEP1 mode: CPU stops, and peripherals operate using low frequency clock. Release by interruput.(CPU restarts). SLEEP2 mode: CPU stops and peripherals operate using high and low frequency clock. Release by interruput. 11. Wide operation voltage: 2.7 V to 5.5 V at 8MHz /32.768 kHz # 1.2 Pin Assignment 1.3 Block Diagram TMP86C845UG # 1.3 Block Diagram ### 1.4 Pin Names and Functions Table 1-1 Pin Names and Functions(1/2) | Pin Name | Pin Number | Input/Output | Functions | |------------------------------|------------|--------------|--------------------------------------------------------------------------| | P07<br>INT4 | 17 | IO<br>I | PORT07<br>External interrupt 4 input | | P06<br>SCK | 16 | IO<br>IO | PORT06<br>Serial clock input/output | | P05<br>SI | 15 | IO<br>I | PORT05<br>Serial data input | | P04<br>SO | 14 | IO<br>O | PORT04<br>Serial data output | | P03 | 13 | IO ( | PORT03 | | P02 | 12 | ١٥ | PORT02 | | P01<br>TC4<br>PD04/PWM4/PPG4 | 11 | 0 | PORT01<br>TC4 input<br>PDO4/PWM4/PPG4 output | | P00<br>INT0 | 10 | 10 | PORT00<br>External interrupt 0 input | | P17 | 18 | 10 | PORT17 | | P16 | 19 | Ю | PORT16 | | P15<br>INT3 | 20 | IO | PORT15 External interrupt 3 input | | P14 | 21 | 0 | PORT14 | | P13 DVO | 22 | 90 | PORT13<br>Divider Output | | P12<br>INT2 | 23 | 10 | PORT12<br>External interrupt 2 input | | P11 INT1 | 24 | 10 | PORT11<br>External interrupt 1 input | | P10<br>TC3<br>PD03/PWM3 | 25 | IO I | PORT10<br>TC3 input<br>PDO3/PWM3 output | | P22<br>XTOUT | 7 | 10 | PORT22 Resonator connecting pins(32.768kHz) for inputting external clock | | P21<br>XTIN | 6 | 10<br>1 | PORT21 Resonator connecting pins(32.768kHz) for inputting external clock | | P20<br>INT5<br>STOP | 9 | IO<br>I | PORT20 External interrupt 5 input STOP mode release signal input | | P37<br>AIN7 | 33 | IO<br>I | PORT37<br>Analog Input7 | | P36<br>AIN6 | 32 | IO<br>I | PORT36<br>Analog Input6 | | P35<br>AIN5 | 31 | IO<br>I | PORT35<br>Analog Input5 | 1.4 Pin Names and Functions Table 1-1 Pin Names and Functions(2/2) | Pin Name | Pin Number | Input/Output | Functions | |-------------|------------|--------------|---------------------------------------------------------| | P34<br>AIN4 | 30 | 10<br>1 | PORT34 Analog Input4 | | P33<br>AIN3 | 29 | 10<br>1 | PORT33<br>Analog Input3 | | P32<br>AIN2 | 28 | IO<br>I | PORT32<br>Analog Input2 | | P31<br>AIN1 | 27 | 10<br>1 | PORT31<br>Analog Input1 | | P30<br>AIN0 | 26 | IO<br>I | PORT30<br>Analog Input0 | | P47 | 44 | IO | PORT47 | | P46 | 43 | IO ( | PORT46 | | P45 | 42 | Ю | PORT45 | | P44 | 41 | 10 | PORT44 | | P43 | 40 | 4 10 | PORT43 | | P42 | 39 | 10 | PORT42 | | P41 | 38 | 10 | PORT41 | | P40 | 37 | 10 | PORT40 | | XIN | 2 | | Resonator connecting pins for high-frequency clock | | XOUT | 3 | | Resonator connecting pins for high-frequency clock | | RESET | 8 | \(\tau\) | Reset signal | | TEST | 4 | | Test pin for out-going test. Normally, be fixed to low. | | VAREF | 34 | (7/1 | Analog Base Voltage Input Pin for A/D Conversion | | AVDD | 35 | | Analog Power Supply | | AVSS | 36 | | Analog Power Supply | | VDD | 5 | _ | +5V | | vss | ) 1 | | 0(GND) | # 2. Operational Description #### 2.1 CPU Core Functions The CPU core consists of a CPU, a system clock controller, and an interrupt controller. This section provides a description of the CPU core, the program memory, the data memory, and the reset circuit. #### 2.1.1 Memory Address Map The TMP86C845UG memory is composed MaskROM, RAM and SFR(Special function register). They are all mapped in 64-Kbyte address space. Figure 2-1 shows the TMP86C845UG memory address map. Figure 2-1 Memory Address Map ### 2.1.2 Program Memory (MaskROM) The TMP86C845UG has a 8192 bytes (Address E000H to FFFFH) of program memory (MaskROM). ### 2.1.3 Data Memory (RAM) The TMP86C845UG has 256bytes (Address 0040H to 013FH) of internal RAM. The first 192 bytes (0040H to 00FFH) of the internal RAM are located in the direct area; instructions with shorten operations are available against such an area. The data memory contents become unstable when the power supply is turned on; therefore, the data memory should be initialized by an initialization routine. Example :Clears RAM to "00H". (TMP86C845UG) | | LD | HL, 0040H | ; Start address setup | |----------|-----|------------|---------------------------------------------------| | | LD | A, H | ; Initial value (00H) setup | | | LD | BC, 00FFH | | | SRAMCLR: | LD | (HL), A | | | | INC | HL | (())? | | | DEC | BC | | | | JRS | F, SRAMCLR | $\langle \langle \langle \rangle \rangle \rangle$ | ### 2.2 System Clock Controller The system clock controller consists of a clock generator, a timing generator, and a standby controller. Figure 2-2 System Colck Control #### 2.2.1 Clock Generator The clock generator generates the basic clock which provides the system clocks supplied to the CPU core and peripheral hardware. It contains two oscillation circuits: One for the high-frequency clock and one for the low-frequency clock. Power consumption can be reduced by switching of the standby controller to low-power operation based on the low-frequency clock. The high-frequency (fc) clock and low-frequency (fs) clock can easily be obtained by connecting a resonator between the XIN/XOUT and XTIN/XTOUT pins respectively. Clock input from an external oscillator is also possible. In this case, external clock is applied to XIN/XTIN pin with XOUT/XTOUT pin not connected. Figure 2-3 Examples of Resonator Connection Note: The function to monitor the basic clock directly at external is not provided for hardware, however, with disabling all interrupts and watchdog timers, the oscillation frequency can be adjusted by monitoring the pulse which the fixed frequency is outputted to the port by the program. The system to require the adjustment of the oscillation frequency should create the program for the adjustment in advance. #### 2.2.2 Timing Generator The timing generator generates the various system clocks supplied to the CPU core and peripheral hardware from the basic clock (fc or fs). The timing generator provides the following functions. - 1. Generation of main system clock - 2. Generation of divider output (DVO) pulses - 3. Generation of source clocks for time base timer - 4. Generation of source clocks for watchdog timer - 5. Generation of internal source clocks for timer/counters - 6. Generation of warm-up clocks for releasing STOP mode #### 2.2.2.1 Configuration of timing generator The timing generator consists of a 2-stage prescaler, a 21-stage divider, a main system clock generator, and machine cycle counters. An input clock to the 7th stage of the divider depends on the operating mode, SYSCR2<SYSCK> and TBTCR<DV7CK>, that is shown in Figure 2-4. As reset and STOP mode started/canceled, the prescaler and the divider are cleared to "0". Figure 2-4 Configuration of Timing Generator #### **Timing Generator Control Register** - Note 1: In single clock mode, do not set DV7CK to "1". - Note 2: Do not set "1" on DV7CK while the low-frequency clock is not operated stably. - Note 3: fc: High-frequency clock [Hz], fs: Low-frequency clock [Hz], \*: Don't care - Note 4: In SLOW1/2 and SLEEP1/2 modes, the DV7CK setting is ineffective, and fs is input to the 7th stage of the divider. - Note 5: When STOP mode is entered from NORMAL1/2 mode, the DV7CK setting is ineffective during the warm-up period after release of STOP mode, and the 6th stage of the divider is input to the 7th stage during this period. #### 2.2.2.2 Machine cycle Instruction execution and peripheral hardware operation are synchronized with the main system clock. The minimum instruction execution unit is called an "machine cycle". There are a total of 10 different types of instructions for the TLCS-870/C Series: Ranging from 1-cycle instructions which require one machine cycle for execution to 10-cycle instructions which require 10 machine cycles for execution. A machine cycle consists of 4 states (S0 to S3), and each state consists of one main system clock. Figure 2-5 Machine Cycle #### 2.2.3 Operation Mode Control Circuit The operation mode control circuit starts and stops the oscillation circuits for the high-frequency and low-frequency clocks, and switches the main system clock. There are three operating modes: Single clock mode, dual clock mode and STOP mode. These modes are controlled by the system control registers (SYSCR1 and SYSCR2). Figure 2-6 shows the operating mode transition diagram. #### 2.2.3.1 Single-clock mode Only the oscillation circuit for the high-frequency clock is used, and P21 (XTIN) and P22 (XTOUT) pins are used as input/output ports. The main-system clock is obtained from the high-frequency clock. In the single-clock mode, the machine cycle time is 4/fc [s]. #### (1) NORMAL1 mode In this mode, both the CPU core and on-chip peripherals operate using the high-frequency clock. The TMP86C845UG is placed in this mode after reset. #### (2) IDLE1 mode In this mode, the internal oscillation circuit remains active. The CPU and the watchdog timer are halted; however on-chip peripherals remain active (Operate using the high-frequency clock). IDLE1 mode is started by SYSCR2<IDLE> = "1", and IDLE1 mode is released to NORMAL1 mode by an interrupt request from the on-chip peripherals or external interrupt inputs. When the IMF (Interrupt master enable flag) is "1" (Interrupt enable), the execution will resume with the acceptance of the interrupt, and the operation will return to normal after the interrupt service is completed. When the IMF is "0" (Interrupt disable), the execution will resume with the instruction which follows the IDLE1 mode start instruction. #### (3) IDLE0 mode In this mode, all the circuit, except oscillator and the timer-base-timer, stops operation. This mode is enabled by SYSCR2<TGHALT> = "1" When IDLE0 mode starts, the CPU stops and the timing generator stops feeding the clock to the peripheral circuits other than TBT. Then, upon detecting the falling edge of the source clock selected with TBTCR<TBTCK>, the timing generator starts feeding the clock to all peripheral circuits. When returned from IDLE0 mode, the CPU restarts operating, entering NORMAL1 mode back again. IDLE0 mode is entered and returned regardless of how TBTCR<TBTEN> is set. When IMF = "1", EF6 (TBT interrupt individual enable flag) = "1", and TBTCR<TBTEN> = "1", interrupt processing is performed. When IDLE0 mode is entered while TBTCR<TBTEN> = "1", the INTTBT interrupt latch is set after returning to NORMAL1 mode. #### 2.2.3.2 Dual-clock mode Both the high-frequency and low-frequency oscillation circuits are used in this mode. P21 (XTIN) and P22 (XTOUT) pins cannot be used as input/output ports. The main system clock is obtained from the high-frequency clock in NORMAL2 and IDLE2 modes, and is obtained from the low-frequency clock in SLOW and SLEEP modes. The machine cycle time is 4/fc [s] in the NORMAL2 and IDLE2 modes, and 4/fs [s] (122 µs at fs = 32.768 kHz) in the SLOW and SLEEP modes. The TLCS-870/C is placed in the signal-clock mode during reset. To use the dual-clock mode, the low-frequency oscillator should be turned on at the start of a program. #### (1) NORMAL2 mode In this mode, the CPU core operates with the high-frequency clock. On-chip peripherals operate using the high-frequency clock and/or low-frequency clock. #### (2) SLOW2 mode In this mode, the CPU core operates with the low-frequency clock, while both the high-frequency clock and the low-frequency clock are operated. As the SYSCR2<SYSCK> becomes "1", the hardware changes into SLOW2 mode. As the SYSCR2<SYSCK> becomes "0", the hardware changes into NORMAL2 mode. As the SYSCR2<XEN> becomes "0", the hardware changes into SLOW1 mode. Do not clear SYSCR2<XTEN> to "0" during SLOW2 mode. #### (3) SLOW1 mode This mode can be used to reduce power-consumption by turning off oscillation of the high-frequency clock. The CPU core and on-chip peripherals operate using the low-frequency clock. Switching back and forth between SLOW1 and SLOW2 modes are performed by SYSCR2<XEN>. In SLOW1 and SLEEP modes, the input clock to the 1st stage of the divider is stopped; output from the 1st to 6th stages is also stopped. #### (4) IDLE2 mode In this mode, the internal oscillation circuit remain active. The CPU and the watchdog timer are halted; however, on-chip peripherals remain active (Operate using the high-frequency clock and/or the low-frequency clock). Starting and releasing of IDLE2 mode are the same as for IDLE1 mode, except that operation returns to NORMAL2 mode. #### (5) SLEEP1 mode In this mode, the internal oscillation circuit of the low-frequency clock remains active. The CPU, the watchdog timer, and the internal oscillation circuit of the high-frequency clock are halted; however, on-chip peripherals remain active (Operate using the low-frequency clock). Starting and releasing of SLEEP mode are the same as for IDLE1 mode, except that operation returns to SLOW1 mode. In SLOW1 and SLEEP1 modes, the input clock to the 1st stage of the divider is stopped; output from the 1st to 6th stages is also stopped. #### (6) SLEEP2 mode The SLEEP2 mode is the idle mode corresponding to the SLOW2 mode. The status under the SLEEP2 mode is same as that under the SLEEP1 mode, except for the oscillation circuit of the high-frequency clock. #### (7) SLEEP0 mode In this mode, all the circuit, except oscillator and the timer-base-timer, stops operation. This mode is enabled by setting "1" on bit SYSCR2<TGHALT>. When SLEEPO mode starts, the CPU stops and the timing generator stops feeding the clock to the peripheral circuits other than TBT. Then, upon detecting the falling edge of the source clock selected with TBTCR<TBTCK>, the timing generator starts feeding the clock to all peripheral circuits. When returned from SLEEP0 mode, the CPU restarts operating, entering SLOW1 mode back again. SLEEP0 mode is entered and returned regardless of how TBTCR<TBTEN> is set. When IMF = "1", EF6 (TBT interrupt individual enable flag) = "1", and TBTCR<TBTEN> = "1", interrupt processing is performed. When SLEEP0 mode is entered while TBTCR<TBTEN> = "1", the INTTBT interrupt latch is set after returning to SLOW1 mode. #### 2.2.3.3 STOP mode In this mode, the internal oscillation circuit is turned off, causing all system operations to be halted. The internal status immediately prior to the halt is held with a lowest power consumption during STOP mode. STOP mode is started by the system control register 1 (SYSCR1), and STOP mode is released by a inputting (Either level-sensitive or edge-sensitive can be programmably selected) to the $\overline{\text{STOP}}$ pin. After the warm-up period is completed, the execution resumes with the instruction which follows the STOP mode start instruction. Note 1: NORMAL1 and NORMAL2 modes are generically called NORMAL; SLOW1 and SLOW2 are called SLOW; IDLE0, IDLE1 and IDLE2 are called IDLE; SLEEP0, SLEEP1 and SLEEP2 are called SLEEP. Note 2: The mode is released by falling edge of TBTCR<TBTCK> setting. Figure 2-6 Operating Mode Transition Diagram Table 2-1 Operating Mode and Conditions | Opera | ating Mode | Osci<br>High<br>Frequency | Low<br>Frequency | CPU Core | ТВТ | Other<br>Peripherals | Machine Cycle<br>Time | |--------------|------------|---------------------------|------------------|-----------------------------|---------|----------------------|-----------------------| | ^ (( | RESET | | | Reset | Reset | Reset | | | | NORMAL1 | Oscillation | | Operate | | Onerate | 4/fo.[o] | | Single clock | IDLE1 | Oscillation | Stop | | Operate | Operate | 4/fc [s] | | | DLE0 | Stop | | Halt | | Halt | | | | STOP | | | | Halt | | - | | | NORMAL2 | | | Operate with high frequency | | | 4/fc [s] | | | IDLE2 | Oscillation | | Halt | | Operate | | | | SLOW2 | | | Operate with low frequency | | | | | Dual clock | SLEEP2 | | Oscillation | Halt | Operate | | | | | SLOW1 | | | Operate with low frequency | | | 4/fs [s] | | | SLEEP1 | Stop | | _ | | | | | | SLEEP0 | | | Halt | | Halt | | | | STOP | | Stop | | Halt | riait | _ | #### System Control Register 1 | SYSCR1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------|------|------|-------|----|----|---|---|----------------------------| | (0038H) | STOP | RELM | RETM | OUTEN | WL | JT | | | (Initial value: 0000 00**) | | STOP | STOP mode start | 0: CPU core and peripherals remain active 1: CPU core and peripherals are halted (Start STOP mode) | | | | |-------|----------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----| | RELM | Release method for STOP mode | 0: Edge-sensitive release 1: Level-sensitive release | | | | | RETM | M Operating mode after STOP mode | | 0: Return to NORMAL1/2 mode 1: Return to SLOW1 mode | | | | OUTEN | Port output during STOP mode | 0: High impedance 1: Output kept | | | | | | | | Return to NORMAL mode | Return to SLOW mode | | | WUT | Warm-up time at releasing<br>STOP mode | 00<br>01<br>10<br>11 | 3 x 2 <sup>16</sup> /fc<br>2 <sup>16</sup> /fc<br>3 x 2 <sup>14</sup> /fc<br>2 <sup>14</sup> /fc | $3 \times 2^{13}$ /fs $2^{13}$ /fs $3 \times 2^{6}$ /fs $2^{6}$ /fs | R/W | - Note 1: Always set RETM to "0" when transiting from NORMAL mode to STOP mode. Always set RETM to "1" when transiting from SLOW mode to STOP mode. - Note 2: When STOP mode is released with RESET pin input, a return is made to NORMAL1 regardless of the RETM contents. - Note 3: fc: High-frequency clock [Hz], fs: Low-frequency clock [Hz], \*; Don't care - Note 4: Bits 1 and 0 in SYSCR1 are read as undefined data when a read instruction is executed. - Note 5: As the hardware becomes STOP mode under OUTEN = "0", input value is fixed to "0"; therefore it may cause external interrupt request on account of falling edge. - Note 6: Port P20 is used as STOP pin. Therefore, when stop mode is started, OUTEN does not affect to P20, and P20 becomes High-Z mode. - Note 7: The warmig-up time should be set correctly for using oscillator. #### System Control Register 2 | SYSCR2 | 7 | 6 | 5 (// 4 | 3 | 2 | 0 | | |---------|-----|------|-----------|---|--------|---|----------------------------| | (0039H) | XEN | XTEN | SYSCK DLE | | TGHALT | | (Initial value: 1000 *0**) | | XEN | High-frequency oscillator control | 0: Turn off oscillation 1: Turn on oscillation | | | |--------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|--| | XTEN | Low-frequency oscillator control | 0: Turn off oscillation 1: Turn on oscillation | R/W | | | SYSCK | Main system clock select<br>(Write)/main system clock moni-<br>tor (Read) | 0: High-frequency clock (NORMAL1/NORMAL2/IDLE1/IDLE2) 1: Low-frequency clock (SLOW1/SLOW2/SLEEP1/SLEEP2) | | | | IDLE | CPU and watchdog timer control (IDLE1/2 and SLEEP1/2 modes) | 0: CPU and watchdog timer remain active 1: CPU and watchdog timer are stopped (Start IDLE1/2 and SLEEP1/2 modes) | | | | TGHALT | TG control (IDLE0 and SLEEP0 modes) | 0: Feeding clock to all peripherals from TG 1: Stop feeding clock to peripherals except TBT from TG. (Start IDLE0 and SLEEP0 modes) | R/W | | - Note 1: A reset is applied if both XEN and XTEN are cleared to "0", XEN is cleared to "0" when SYSCK = "0", or XTEN is cleared to "0" when SYSCK = "1". - Note 2: \*: Don't care, TG: Timing generator, \*; Don't care - Note 3: Bits 3, 1 and 0 in SYSCR2 are always read as undefined value. - Note 4: Do not set IDLE and TGHALT to "1" simultaneously. - Note 5: Because returning from IDLE0/SLEEP0 to NORMAL1/SLOW1 is executed by the asynchronous internal clock, the period of IDLE0/SLEEP0 mode might be shorter than the period setting by TBTCR<TBTCK>. - Note 6: When IDLE1/2 or SLEEP1/2 mode is released, IDLE is automatically cleared to "0". - Note 7: When IDLE0 or SLEEP0 mode is released, TGHALT is automatically cleared to "0". - Note 8: Before setting TGHALT to "1", be sure to stop peripherals. If peripherals are not stopped, the interrupt latch of peripherals may be set after IDLE0 or SLEEP0 mode is released. #### 2.2.4 Operating Mode Control #### 2.2.4.1 STOP mode STOP mode is controlled by the system control register 1, the STOP pin input. The STOP pin is also used both as a port P20 and an INT5 (external interrupt input 5) pin. STOP mode is started by setting SYSCR1<STOP> to "1". During STOP mode, the following status is maintained. - 1. Oscillations are turned off, and all internal operations are halted. - 2. The data memory, registers, the program status word and port output latches are all held in the status in effect before STOP mode was entered. - 3. The prescaler and the divider of the timing generator are cleared to "0". - 4. The program counter holds the address 2 ahead of the instruction (e.g., [SET (SYSCR1).7]) which started STOP mode. STOP mode includes a level-sensitive mode and an edge-sensitive mode, either of which can be selected with the SYSCR1<RELM>. Note 1: During STOP period (from start of STOP mode to end of warm up), due to changes in the external interrupt pin signal, interrupt latches may be set to "1" and interrupts may be accepted immediately after STOP mode is released. Before starting STOP mode, therefore, disable interrupts. Also, before enabling interrupts after STOP mode is released, clear unnecessary interrupt latches. (1) Level-sensitive release mode (RELM = "1") In this mode, STOP mode is released by setting the STOP pin high. This mode is used for capacitor backup when the main power supply is cut off and long term battery backup. Even if an instruction for starting STOP mode is executed while $\overline{\text{STOP}}$ pin input is high, STOP mode does not start but instead the warm-up sequence starts immediately. Thus, to start STOP mode in the level-sensitive release mode, it is necessary for the program to first confirm that the $\overline{\text{STOP}}$ pin input is low. The following two methods can be used for confirmation. 1. Testing a port. 2. Using an external interrupt input INT5 (INT5 is a falling edge-sensitive input). Example 1 :Starting STOP mode from NORMAL mode by testing a port P20. Example 2 :Starting STOP mode from NORMAL mode with an INT5 interrupt. | PINT5: | TEST | (P2PRD). 0 | ; To reject noise, STOP mode does not start if | |--------|------|---------------------|------------------------------------------------| | | JRS | F, SINT5 | port P20 is at high | | | LD | (SYSCR1), 01010000B | ; Sets up the level-sensitive release mode. | | | DI | | ; IMF ← 0 | | | SET | (SYSCR1). 7 | ; Starts STOP mode | | SINT5: | RETI | | | Figure 2-7 Level-sensitive Release Mode Note 1: Even if the STOP pin input is low after warm-up start, the STOP mode is not restarted. Note 2: In this case of changing to the level-sensitive mode from the edge-sensitive mode, the release mode is not switched until a rising edge of the STOP pin input is detected. #### (2) Edge-sensitive release mode (RELM = "0") In this mode, STOP mode is released by a rising edge of the $\overline{\text{STOP}}$ pin input. This is used in applications where a relatively short program is executed repeatedly at periodic intervals. This periodic signal (for example, a clock from a low-power consumption oscillator) is input to the $\overline{\text{STOP}}$ pin. In the edge-sensitive release mode, STOP mode is started even when the $\overline{\text{STOP}}$ pin input is high level. STOP mode is released by the following sequence. - In the dual-clock mode, when returning to NORMAL2, both the high-frequency and low-frequency clock oscillators are turned on; when returning to SLOW1 mode, only the low-frequency clock oscillator is turned on. In the single-clock mode, only the high-frequency clock oscillator is turned on. - 2. A warm-up period is inserted to allow oscillation time to stabilize. During warm up, all internal operations remain halted. Four different warm-up times can be selected with the SYSCR1<WUT> in accordance with the resonator characteristics. - 3. When the warm-up time has elapsed, normal operation resumes with the instruction following the STOP mode start instruction. - Note 1: When the STOP mode is released, the start is made after the prescaler and the divider of the timing generator are cleared to "0". - Note 2: STOP mode can also be released by inputting low level on the RESET pin, which immediately performs the normal reset operation. - Note 3: When STOP mode is released with a low hold voltage, the following cautions must be observed. The power supply voltage must be at the operating voltage level before releasing STOP mode. The RESET pin input must also be "H" level, rising together with the power supply voltage. In this case, if an external time constant circuit has been connected, the RESET pin input voltage will increase at a slower pace than the power supply voltage. At this time, there is a danger that a reset may occur if input voltage level of the RESET pin drops below the non-inverting high-level input voltage (Hysteresis input). Table 2-2 Warm-up Time Example (at fc = 16.0 MHz, fs = 32.768 kHz) | WUT | Warm-up Time [ms] | | | | | |-----|-----------------------|---------------------|--|--|--| | WOT | Return to NORMAL Mode | Return to SLOW Mode | | | | | 00 | 12.288 | 750 | | | | | 01 | 4.096 | 250 | | | | | 10 | 3.072 | 5.85 | | | | | 11 | 1.024 | 1.95 | | | | Note 1: The warm-up time is obtained by dividing the basic clock by the divider. Therefore, the warm-up time may include a certain amount of error if there is any fluctuation of the oscillation frequency when STOP mode is released. Thus, the warm-up time must be considered as an approximate value. Figure 2-9 STOP Mode Start/Release #### 2.2.4.2 IDLE1/2 mode and SLEEP1/2 mode IDLE1/2 and SLEEP1/2 modes are controlled by the system control register 2 (SYSCR2) and maskable interrupts. The following status is maintained during these modes. - 1. Operation of the CPU and watchdog timer (WDT) is halted. On-chip peripherals continue to operate. - 2. The data memory, CPU registers, program status word and port output latches are all held in the status in effect before these modes were entered. - 3. The program counter holds the address 2 ahead of the instruction which starts these modes. Figure 2-10 IDLE1/2 and SLEEP1/2 Modes #### • Start the IDLE1/2 and SLEEP1/2 modes After IMF is set to "0", set the individual interrupt enable flag (EF) which releases IDLE1/2 and SLEEP1/2 modes. To start IDLE1/2 and SLEEP1/2 modes, set SYSCR2<IDLE> to "1". #### • Release the IDLE1/2 and SLEEP1/2 modes IDLE1/2 and SLEEP1/2 modes include a normal release mode and an interrupt release mode. These modes are selected by interrupt master enable flag (IMF). After releasing IDLE1/2 and SLEEP1/2 modes, the SYSCR2<IDLE> is automatically cleared to "0" and the operation mode is returned to the mode preceding IDLE1/2 and SLEEP1/2 modes. IDLE1/2 and SLEEP1/2 modes can also be released by inputting low level on the RESET pin. After releasing reset, the operation mode is started from NORMAL1 mode. #### (1) Normal release mode (IMF = "0") IDLE1/2 and SLEEP1/2 modes are released by any interrupt source enabled by the individual interrupt enable flag (EF). After the interrupt is generated, the program operation is resumed from the instruction following the IDLE1/2 and SLEEP1/2 modes start instruction. Normally, the interrupt latches (IL) of the interrupt source used for releasing must be cleared to "0" by load instructions. #### (2) Interrupt release mode (IMF = "1") IDLE1/2 and SLEEP1/2 modes are released by any interrupt source enabled with the individual interrupt enable flag (EF) and the interrupt processing is started. After the interrupt is processed, the program operation is resumed from the instruction following the instruction, which starts IDLE1/2 and SLEEP1/2 modes. Note: When a watchdog timer interrupts is generated immediately before IDLE1/2 and SLEEP1/2 modes are started, the watchdog timer interrupt will be processed but IDLE1/2 and SLEEP1/2 modes will not be started. Figure 2-11 IDLE1/2 and SLEEP1/2 Modes Start/Release #### 2.2.4.3 IDLE0 and SLEEP0 modes (IDLE0, SLEEP0) IDLE0 and SLEEP0 modes are controlled by the system control register 2 (SYSCR2) and the time base timer control register (TBTCR). The following status is maintained during IDLE0 and SLEEP0 modes. - 1. Timing generator stops feeding clock to peripherals except TBT. - 2. The data memory, CPU registers, program status word and port output latches are all held in the status in effect before IDLE0 and SLEEP0 modes were entered. - 3. The program counter holds the address 2 ahead of the instruction which starts IDLE0 and SLEEP0 modes. Note: Before starting IDLE0 or SLEEP0 mode, be sure to stop (Disable) peripherals. Figure 2-12 IDLE0 and SLEEP0 Modes #### · Start the IDLE0 and SLEEP0 modes Stop (Disable) peripherals such as a timer counter. To start IDLE0 and SLEEP0 modes, set SYSCR2<TGHALT> to "1". #### Release the IDLE0 and SLEEP0 modes IDLE0 and SLEEP0 modes include a normal release mode and an interrupt release mode. These modes are selected by interrupt master flag (IMF), the individual interrupt enable flag of TBT and TBTCR<TBTEN>. After releasing IDLE0 and SLEEP0 modes, the SYSCR2<TGHALT> is automatically cleared to "0" and the operation mode is returned to the mode preceding IDLE0 and SLEEP0 modes. Before starting the IDLE0 or SLEEP0 mode, when the TBTCR<TBTEN> is set to "1", INTTBT interrupt latch is set to "1". IDLE0 and SLEEP0 modes can also be released by inputting low level on the RESET pin. After releasing reset, the operation mode is started from NORMAL1 mode. Note: IDLE0 and SLEEP0 modes start/release without reference to TBTCR<TBTEN> setting #### (1) Normal release mode (IMF•EF6•TBTCR<TBTEN> = "0" IDLE0 and SLEEP0 modes are released by the source clock falling edge, which is setting by the TBTCR<TBTCK>. After the falling edge is detected, the program operation is resumed from the instruction following the IDLE0 and SLEEP0 modes start instruction. Before starting the IDLE0 or SLEEP0 mode, when the TBTCR<TBTEN> is set to "1", INTTBT interrupt latch is set to "1". #### (2) Interrupt release mode (IMF•EF6•TBTCR<TBTEN> = "1") IDLE0 and SLEEP0 modes are released by the source clock falling edge, which is setting by the TBTCR<TBTCK> and INTTBT interrupt processing is started. - Note 1: Because returning from IDLE0, SLEEP0 to NORMAL1, SLOW1 is executed by the asynchronous internal clock, the period of IDLE0, SLEEP0 mode might be the shorter than the period setting by TBTCR<TBTCK>. - Note 2: When a watchdog timer interrupt is generated immediately before IDLE0/SLEEP0 mode is started, the watchdog timer interrupt will be processed but IDLE0/SLEEP0 mode will not be started. Figure 2-13 IDLE0 and SLEEP0 Modes Start/Release #### 2.2.4.4 SLOW mode SLOW mode is controlled by the system control register 2 (SYSCR2). The following is the methods to switch the mode with the warm-up counter. #### Switching from NORMAL2 mode to SLOW1 mode First, set SYSCR2<SYSCK> to switch the main system clock to the low-frequency clock for SLOW2 mode. Next, clear SYSCR2<XEN> to turn off high-frequency oscillation. Note: The high-frequency clock can be continued oscillation in order to return to NORMAL2 mode from SLOW mode quickly. Always turn off oscillation of high-frequency clock when switching from SLOW mode to stop mode. Example 1: Switching from NORMAL2 mode to SLOW1 mode. SET (SYSCR2). 5 ; SYSCR2<SYSCK> ← (Switches the main system clock to the low-frequency clock for SLOW2) CLR (SYSCR2). 7 ; SYSCR2<XEN> $\leftarrow$ 0 (Turns off high-frequency oscillation) Example 2 :Switching to the SLOW1 mode after low-frequency clock has stabilized. SET (SYSCR2). 6 SYSCR2<XTEN> ← 1 LD (TC3CR), 43H Sets mode for TC4, 3 (16-bit mode, fs for source) LD (TC4CR), 05H ; Sets warming-up counter mode LDW (TTREG3), 8000H ; Sets warm-up time (Depend on oscillator accompanied) DI ; IMF $\leftarrow 0$ (EIRH). 1 SET ; Enables INTTC4 Εļ IMF ← SET (TC4CR). 3 ; Starts TC4, 3 PINTTC4: **CLR** (TC4CR). 3 Stops TC4, 3 CLR RETI (SYSCR2), 5 SET : SYSCR2<SYSCK> ← 1 (Switches the main system clock to the low-frequency clock) (SYSCR2). 7 ; SYSCR2<XEN> $\leftarrow$ 0 (Turns off high-frequency oscillation) VINTTC4: DW PINTTC4 ; INTTC4 vector table #### (2) Switching from SLOW1 mode to NORMAL2 mode First, set SYSCR2<XEN> to turn on the high-frequency oscillation. When time for stabilization (Warm up) has been taken by the timer/counter (TC4,TC3), clear SYSCR2<SYSCK> to switch the main system clock to the high-frequency clock. SLOW mode can also be released by inputting low level on the RESET pin. After releasing reset, the operation mode is started from NORMAL1 mode. Note: After SYSCK is cleared to "0", executing the instructions is continued by the low-frequency clock for the period synchronized with low-frequency and high-frequency clocks. Example :Switching from the SLOW1 mode to the NORMAL2 mode (fc = 16 MHz, warm-up time is 4.0 ms). Figure 2-14 Switching between the NORMAL2 and SLOW Modes TOSHIRA TMP86C845UG #### 2.3 Reset Circuit The TMP86C845UG has four types of reset generation procedures: An external reset input, an address trap reset, a watchdog timer reset and a system clock reset. Of these reset, the address trap reset, the watchdog timer and the system clock reset are a malfunction reset. When the malfunction reset request is detected, reset occurs during the maximum 24/fc[s]. The malfunction reset circuit such as watchdog timer reset, address trap reset and system clock reset is not initialized when power is turned on. Therefore, reset may occur during maximum 24/fc[s] (1.5µs at 16.0 MHz) when power is turned on. Table 2-3 shows on-chip hardware initialization by reset action. Table 2-3 Initializing Internal Status by Reset Action | On-chip Hardware | | Initial Value | On-chip Hardware | Initial Value | |--------------------------------------------------------------|-------|-----------------|-------------------------------------------|-----------------------------| | Program counter | (PC) | (FFFEH) | 4( \> | | | Stack pointer | (SP) | Not initialized | Prescaler and divider of timing generator | | | General-purpose registers<br>(W, A, B, C, D, E, H, L, IX, IY | ′) | Not initialized | | | | Jump status flag | (JF) | Not initialized | Watchdog timer | Enable | | Zero flag | (ZF) | Not initialized | | $\bigcirc$ | | Carry flag | (CF) | Not initialized | | | | Half carry flag | (HF) | Not initialized | Output likkhoo of I/O porto | Defer to I/O part aircuitm | | Sign flag | (SF) | Not initialized | Output latches of I/O ports | Refer to I/O port circuitry | | Overflow flag | (VF) | Not initialized | | | | Interrupt master enable flag | (IMF) | (6) | | | | Interrupt individual enable flags | (EF) | | Control registers | Refer to each of control | | Interrupt latches | (IL) | 0 | Control registers | register | | | | , O | RAM | Not initialized | #### 2.3.1 External Reset Input The RESET pin contains a Schmitt trigger (Hysteresis) with an internal pull-up resistor. When the RESET pin is held at "L" level for at least 3 machine cycles (12/fc [s]) with the power supply voltage within the operating voltage range and oscillation stable, a reset is applied and the internal state is initialized. When the RESET pin input goes high, the reset operation is released and the program execution starts at the vector address stored at addresses FFFEH to FFFFH. Figure 2-15 Reset Circuit #### 2.3.2 Address trap reset If the CPU should start looping for some cause such as noise and an attempt be made to fetch an instruction from the on-chip RAM (when WDTCR1<ATAS> is set to "1") or the SFR area, address trap reset will be generated. The reset time is maximum 24/fc[s] (1.5µs at 16.0 MHz). Note: The operating mode under address trapped is alternative of reset or interrupt. The address trap area is alternative. Note 1: Address "a" is in the SFR or on-chip RAM (WDTCR1<ATAS> = "1") space. Note 2: During reset release, reset vector "r" is read out, and an instruction at address "r" is fetched and decoded. Figure 2-16 Address Trap Reset #### 2.3.3 Watchdog timer reset Refer to Section "Watchdog Timer". #### 2.3.4 System clock reset If the condition as follows is detected, the system clock reset occurs automatically to prevent dead lock of the CPU. (The oscillation is continued without stopping.) - In case of clearing SYSCR2<XEN> and SYSCR2<XTEN> simultaneously to "0". - In case of clearing SYSCR2<XEN> to "0", when the SYSCR2<SYSCK> is "0". - In case of clearing SYSCR2<XTEN> to "0", when the SYSCR2<SYSCK> is "1". The reset time is maximum 24/fc (1.5 µs at 16.0 MHz). ## 3. Interrupt Control Circuit The TMP86C845UG has a total of 15 interrupt sources excluding reset, of which 2 source levels are multiplexed. Interrupts can be nested with priorities. Four of the internal interrupt sources are non-maskable while the rest are maskable. Interrupt sources are provided with interrupt latches (IL), which hold interrupt requests, and independent vectors. The interrupt latch is set to "1" by the generation of its interrupt request which requests the CPU to accept its interrupts. Interrupts are enabled or disabled by software using the interrupt master enable flag (IMF) and interrupt enable flag (EF). If more than one interrupts are generated simultaneously, interrupts are accepted in order which is dominated by hardware. However, there are no prioritized interrupt factors among non-maskable interrupts. | | Interrupt Factors | Enable Condition | Interrupt<br>Latch | Vector<br>Address | Priority | |-------------------|---------------------------------------------------------|---------------------------|--------------------|-------------------|----------| | Internal/External | (Reset) | Non-maskable | - 41 | FFFE | 1 | | Internal | INTSWI (Software interrupt) | Non-maskable | | FFFC | 2 | | Internal | INTUNDEF (Executed the undefined instruction interrupt) | Non-maskable | | FFFC | 2 | | Internal | INTATRAP (Address trap interrupt) | Non-maskable | 1L2 | //FFFA | 2 | | Internal | INTWDT (Watchdog timer interrupt) | Non-maskable | LL3 | FFF8 | 2 | | External | ĪNTO | IMF• EF4 = 1, INT0EN = 1 | )IV4 | FFF6 | 5 | | External | INT1 | IMF• EF5 = 1 | IL5 | FFF4 | 6 | | Internal | INTTBT | MF• EF6 = 1 | ) IL6 | FFF2 | 7 | | - | Reserved | IMF• EF7 = 1 | IL7 | FFF0 | 8 | | External | INT2 | IMF• EF8 = 1 | IL8 | FFEE | 9 | | Internal | INTTC4 | IMF• EF9 = 1 | IL9 | FFEC | 10 | | Internal | INTTC3 | IMF• EF10 = 1 | IL10 | FFEA | 11 | | External | INT3 | IMF• EF11 = 1 | IL11 | FFE8 | 12 | | Internal | INTSIO | IMF• EF12 = 1 | IL12 | FFE6 | 13 | | - | Reserved | IMF• EF13 = 1 | IL13 | FFE4 | 14 | | External | INT4 | IMF• EF14 = 1, IL14ER = 0 | IL14 | FFE2 | 15 | | - | (Don't set) | IMF• EF14 = 1, IL14ER = 1 | | | | | External | INT5 | IMF• EF15 = 1, IL15ER = 0 | IL15 | FFE0 | 16 | | Internal | INTADC | IMF• EF15 = 1, IL15ER = 1 | | | | - Note 1: The INTSEL register is used to select the interrupt source to be enabled for each multiplexed source level (see 3.3 Interrupt Source Selector (INTSEL)). - Note 2: To use the address trap interrupt (INTATRAP), clear WDTCR1<ATOUT> to "0" (It is set for the "reset request" after reset is cancelled). For details, see "Address Trap". - Note 3: To use the watchdog timer interrupt (INTWDT), clear WDTCR1<WDTOUT> to "0" (It is set for the "Reset request" after reset is released). For details, see "Watchdog Timer". ## 3.1 Interrupt latches (IL15 to IL2) An interrupt latch is provided for each interrupt source, except for a software interrupt and an executed the undefined instruction interrupt. When interrupt request is generated, the latch is set to "1", and the CPU is requested to accept the interrupt if its interrupt is enabled. The interrupt latch is cleared to "0" immediately after accepting interrupt. All interrupt latches are initialized to "0" during reset. The interrupt latches are located on address 003CH and 003DH in SFR area. Each latch can be cleared to "0" individually by instruction. However, IL2 and IL3 should not be cleared to "0" by software. For clearing the interrupt latch, load instruction should be used and then IL2 and IL3 should be set to "1". If the read-modify-write instructions such as bit manipulation or operation instructions are used, interrupt request would be cleared inadequately if interrupt is requested while such instructions are executed. Interrupt latches are not set to "1" by an instruction. Since interrupt latches can be read, the status for interrupt requests can be monitored by software. Note: In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear IMF to "0" (Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF or IL (Enable interrupt by EI instruction) In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute normally on interrupt service routine. However, if using multiple interrupt on interrupt service routine, manipulating EF or IL should be executed before setting IMF="1". Example 1 :Clears interrupt latches DI ; IMF $\leftarrow$ 0 LDW (ILL), 1110100000111111B ; IL12, IL10 to IL6 $\leftarrow$ 0 ; IMF ← 1 Example 2 :Reads interrupt latchess LD WA, (ILL) ; $W \leftarrow ILH$ , $A \leftarrow ILL$ Example 3: Tests interrupt latches TEST (ILL). 7 ; if IL7 = 1 then jump JR F, SSET ### 3.2 Interrupt enable register (EIR) ΕI The interrupt enable register (EIR) enables and disables the acceptance of interrupts, except for the non-maskable interrupts (Software interrupt, undefined instruction interrupt, address trap interrupt and watchdog interrupt). Non-maskable interrupt is accepted regardless of the contents of the EIR. The EIR consists of an interrupt master enable flag (IMF) and the individual interrupt enable flags (EF). These registers are located on address 003AH and 003BH in SFR area, and they can be read and written by an instructions (Including read-modify-write instructions such as bit manipulation or operation instructions). #### 3.2.1 Interrupt master enable flag (IMF) The interrupt enable register (IMF) enables and disables the acceptance of the whole maskable interrupt. While IMF = "0", all maskable interrupts are not accepted regardless of the status on each individual interrupt enable flag (EF). By setting IMF to "1", the interrupt becomes acceptable if the individuals are enabled. When an interrupt is accepted, IMF is cleared to "0" after the latest status on IMF is stacked. Thus the maskable interrupts which follow are disabled. By executing return interrupt instruction [RETI/RETN], the stacked data, which was the status before interrupt acceptance, is loaded on IMF again. The IMF is located on bit0 in EIRL (Address: 003AH in SFR), and can be read and written by an instruction. The IMF is normally set and cleared by [EI] and [DI] instruction respectively. During reset, the IMF is initialized to "0". #### 3.2.2 Individual interrupt enable flags (EF15 to EF4) Each of these flags enables and disables the acceptance of its maskable interrupt. Setting the corresponding bit of an individual interrupt enable flag to "1" enables acceptance of its interrupt, and setting the bit to "0" disables acceptance. During reset, all the individual interrupt enable flags (EF15 to EF4) are initialized to "0" and all maskable interrupts are not accepted until they are set to "1". Note: In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear IMF to "0" (Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF or IL (Enable interrupt by EI instruction) In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute normally on interrupt service routine. However, if using multiple interrupt on interrupt service routine, manipulating EF or IL should be executed before setting IMF="1". Example 1 :Enables interrupts individually and sets IMF DI ; IMF ← 0 LDW (EIRL), 1110100010100000B ; EF15 to EF13, EF11, EF7, EF5 $\leftarrow$ 1 Note: IMF should not be set. ΕI ; IMF ← 1 Example 2: C compiler description example unsigned int \_io (3AH) EIRL; /\* 3AH shows EIRL address \_DI(); EIRL = 10100000B; \_EI(); #### Interrupt Latches (Initial value: 00000000 000000\*\*) 15 14 13 12 11 10 6 ILH,ILL (003DH, 003CH) IL5 IL15 IL14 IL13 IL12 IL11 IL10 IL9 IL8 IL7 IL6 IL4 IL3 IL2 ILH (003DH) ILL (003CH) | | | at RD | at WR | | |-------------|-------------------|-------------------------|----------------------------------|-----| | IL15 to IL2 | Interrupt latches | 0: No interrupt request | 0: Clears the interrupt request | R/W | | | | 1: Interrupt request | 1: (Interrupt latch is not set.) | | Note 1: To clear any one of bits IL7 to IL4, be sure to write "1" into IL2 and IL3. Note 2: In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear IMF to "0" (Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF or IL (Enable interrupt by EI instruction) In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute normally on interrupt service routine. However, if using multiple interrupt on interrupt service routine, manipulating EF or IL should be executed before setting IMF="1". Note 3: Do not clear IL with read-modify-write instructions such as bit operations. #### Interrupt Enable Registers (Initial value: 00000000 0000\*\*\*0) 4 3 15 14 13 12 11 10 0 EIRH,EIRL (003BH, 003AH) EF15 ÈF4 EF14 EF13 EF11 EF5 IMF EF12 EF10 (EF9 EF8 EF7 EF6 EIRH (003BH) EIRL (003AH) | EF15 to EF4 | Individual-interrupt enable flag (Specified for each bit) | <ul><li>0: Disables the acceptance of each maskable interrupt.</li><li>1: Enables the acceptance of each maskable interrupt.</li></ul> | R/W | |-------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------| | IMF | Interrupt master enable flag | Disables the acceptance of all maskable interrupts Enables the acceptance of all maskable interrupts | 1000 | Note 1: \*: Don't care Note 2: Do not set IMF and the interrupt enable flag (EF15 to EF4) to "1" at the same time. Note 3: In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear IMF to "0" (Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF or IL (Enable interrupt by EI instruction) In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute normally on interrupt service routine. However, if using multiple interrupt on interrupt service routine, manipulating EF or IL should be executed before setting IMF="1". ### 3.3 Interrupt Source Selector (INTSEL) Each interrupt source that shares the interrupt source level with another interrupt source is allowed to enable the interrupt latch only when it is selected in the INTSEL register. The interrupt controller does not hold interrupt requests corresponding to interrupt sources that are not selected in the INTSEL register. Therefore, the INTSEL register must be set appropriately before interrupt requests are generated. The following interrupt sources share their interrupt source level; the source is selected onnthe register INTSEL. - 1. INT4 and (Don't set) share the interrupt source level whose priority is 15. - 2. INT5 and INTADC share the interrupt source level whose priority is 16 #### Interrupt source selector | INTSEL | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|---|---|---|---|--------|-----------------------------------| | (003EH) | - | - | - | - | - | - | IL14ER | IL15ER (Initial value: **** **00) | | IL14ER | Selects INT4 or (Don't set) | 0: INT4<br>1: (Don't set) | R/W | |--------|-----------------------------|---------------------------|-----| | IL15ER | Selects INT5 or INTADC | 0: <u>INT5</u> 1: INTADC | R/W | ## 3.4 Interrupt Sequence An interrupt request, which raised interrupt latch, is held, until interrupt is accepted or interrupt latch is cleared to "0" by resetting or an instruction. Interrupt acceptance sequence requires 8 machine cycles (2 $\mu$ s @16 MHz) after the completion of the current instruction. The interrupt service task terminates upon execution of an interrupt return instruction [RETI] (for maskable interrupts) or [RETN] (for non-maskable interrupts). Figure 3-1 shows the timing chart of interrupt acceptance processing. #### 3.4.1 Interrupt acceptance processing is packaged as follows. - a. The interrupt master enable flag (IMF) is cleared to "0" in order to disable the acceptance of any following interrupt. - b. The interrupt latch (IL) for the interrupt source accepted is cleared to "0". - c. The contents of the program counter (PC) and the program status word, including the interrupt master enable flag (IMF), are saved (Pushed) on the stack in sequence of PSW + IMF, PCH, PCL. Meanwhile, the stack pointer (SP) is decremented by 3. - d. The entry address (Interrupt vector) of the corresponding interrupt service program, loaded on the vector table, is transferred to the program counter. - e. The instruction stored at the entry address of the interrupt service program is executed. Note: When the contents of PSW are saved on the stack, the contents of IMF are also saved. Note 1: a: Return address entry address, b: Entry address, c: Address which RETI instruction is stored Note 2: On condition that interrupt is enabled, it takes 38/fc [s] or 38/fs [s] at maximum (If the interrupt latch is set at the first machine cycle on 10 cycle instruction) to start interrupt acceptance processing since its interrupt latch is set. Figure 3-1 Timing Chart of Interrupt Acceptance/Return Interrupt Instruction Example: Correspondence between vector table address for INTTBT and the entry address of the interrupt service program Figure 3-2 Vector table address, Entry address A maskable interrupt is not accepted until the IMF is set to "1" even if the maskable interrupt higher than the level of current servicing interrupt is requested. In order to utilize nested interrupt service, the IMF is set to "1" in the interrupt service program. In this case, acceptable interrupt sources are selectively enabled by the individual interrupt enable flags. To avoid overloaded nesting, clear the individual interrupt enable flag whose interrupt is currently serviced, before setting IMF to "1". As for non-maskable interrupt, keep interrupt service shorten compared with length between interrupt requests; otherwise the status cannot be recovered as non-maskable interrupt would simply nested. #### 3.4.2 Saving/restoring general-purpose registers During interrupt acceptance processing, the program counter (PC) and the program status word (PSW, includes IMF) are automatically saved on the stack, but the accumulator and others are not. These registers are saved by software if necessary. When multiple interrupt services are nested, it is also necessary to avoid using the same data memory area for saving registers. The following methods are used to save/restore the general-purpose registers. #### 3.4.2.1 Using PUSH and POP instructions If only a specific register is saved or interrupts of the same source are nested, general-purpose registers can be saved/restored using the PUSH/POP instructions. Figure 3-3 Save/store register using PUSH and POP instructions #### 3.4.2.2 Using data transfer instructions To save only a specific register without nested interrupts, data transfer instructions are available. Saving/Restoring general-purpose registers using PUSH/POP data transfer instruction Figure 3-4 Saving/Restoring General-purpose Registers under Interrupt Processing #### 3.4.3 Interrupt return Interrupt return instructions [RETI]/[RETN] perform as follows. [RETI]/[RETN] Interrupt Return 1. Program counter (PC) and program status word (PSW, includes IMF) are restored from the stack. 2. Stack pointer (SP) is incremented by 3. As for address trap interrupt (INTATRAP), it is required to alter stacked data for program counter (PC) to restarting address, during interrupt service program. Note: If [RETN] is executed with the above data unaltered, the program returns to the address trap area and INTATRAP occurs again. When interrupt acceptance processing has completed, stacked data for PCL and PCH are located on address (SP + 1) and (SP + 2) respectively. Example 1 :Returning from address trap interrupt (INTATRAP) service program Example 2: Restarting without returning interrupt (In this case, PSW (Includes IMF) before interrupt acceptance is discarded.) PINTxx: INC SP ; Recover SP by 3 INC SP ; INC SP ; (interrupt processing) LD EIRL, data ; Set IMF to "1" or clear it to "0" JP Restart Address ; Jump into restarting address Interrupt requests are sampled during the final cycle of the instruction being executed. Thus, the next interrupt can be accepted immediately after the interrupt return instruction is executed. Note 1: It is recommended that stack pointer be return to rate before INTATRAP (Increment 3 times), if return interrupt instruction [RETN] is not utilized during interrupt service program under INTATRAP (such as Example 2). Note 2: When the interrupt processing time is longer than the interrupt request generation time, the interrupt service task is performed but not the main task. ### 3.5 Software Interrupt (INTSW) Executing the SWI instruction generates a software interrupt and immediately starts interrupt processing (INTSW is highest prioritized interrupt). Use the SWI instruction only for detection of the address error or for debugging #### 3.5.1 Address error detection FFH is read if for some cause such as noise the CPU attempts to fetch an instruction from a non-existent memory address during single chip mode. Code FFH is the SWI instruction, so a software interrupt is generated and an address error is detected. The address error detection range can be further expanded by writing FFH to unused areas of the program memory. Address trap reset is generated in case that an instruction is fetched from RAM or SFR areas. #### 3.5.2 Debugging Debugging efficiency can be increased by placing the SWI instruction at the software break point setting address. ## 3.6 Undefined Instruction Interrupt (INTUNDEF) Taking code which is not defined as authorized instruction for instruction causes INTUNDEF. INTUNDEF is generated when the CPU fetches such a code and tries to execute it. INTUNDEF is accepted even if non-maskable interrupt is in process. Contemporary process is broken and INTUNDEF interrupt process starts, soon after it is requested. Note: The undefined instruction interrupt (INTUNDEF) forces CPU to jump into vector address, as software interrupt (SWI) does. ## 3.7 Address Trap Interrupt (INTATRAP) Fetching instruction from unauthorized area for instructions (Address trapped area) causes reset output or address trap interrupt (INTATRAP). INTATRAP is accepted even if non-maskable interrupt is in process. Contemporary process is broken and INTATRAP interrupt process starts, soon after it is requested. Note: The operating mode under address trapped, whether to be reset output or interrupt processing, is selected on watchdog timer control register (WDTCR). ## 3.8 External Interrupts The TMP86C845UG has 6 external interrupt inputs. These inputs are equipped with digital noise reject circuits (Pulse inputs of less than a certain time are eliminated as noise). Edge selection is also possible with INT1 to INT4. The INT0/P00 pin can be configured as either an external interrupt input pin or an input/output port, and is configured as an input port during reset. Edge selection, noise reject control and INT0/P00 pin function selection are performed by the external interrupt control register (EINTCR). | Source | Pin | Enable Conditions | Release Edge (level) | Digital Noise Reject | |--------|------|-----------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INT0 | ĪNTO | IMF • EF4 • INT0EN=1 | Falling edge | Pulses of less than 2/fc [s] are eliminated as noise. Pulses of 7/fc [s] or more are considered to be signals. In the SLOW or the SLEEP mode, pulses of less than 1/fs [s] are eliminated as noise. Pulses of 3.5/fs [s] or more are considered to be signals. | | INT1 | INT1 | IMF • EF5 = 1 | Falling edge<br>or<br>Rising edge | Pulses of less than 15/fc or 63/fc [s] are eliminated as noise. Pulses of 49/fc or 193/fc [s] or more are considered to be signals. In the SLOW or the SLEEP mode, pulses of less than 1/fs [s] are eliminated as noise. Pulses of 3.5/fs [s] or more are considered to be signals. | | INT2 | INT2 | IMF • EF8 = 1 | Falling edge<br>or<br>Rising edge | Pulses of less than 7/fc [s] are eliminated as noise. Pulses of 25/fc [s] or more are considered to be signals. In the SLOW or the SLEEP mode, pulses of less than 1/fs [s] are eliminated as noise. Pulses of 3.5/fs [s] or more are considered to be signals. | | INT3 | INT3 | IMF • EF11 = 1 | Falling edge<br>or<br>Rising edge | Pulses of less than 7/fc [s] are eliminated as noise. Pulses of 25/fc [s] or more are considered to be signals. In the SLOW or the SLEEP mode, pulses of less than 1/fs [s] are eliminated as noise. Pulses of 3.5/fs [s] or more are considered to be signals. | | INT4 | INT4 | IMF • EF14 = 1<br>and<br>IL14ER=0 | Falling edge,<br>Rising edge,<br>Falling and Rising edge<br>or<br>H level | Pulses of less than 7/fc [s] are eliminated as noise. Pulses of 25/fc [s] or more are considered to be signals. In the SLOW or the SLEEP mode, pulses of less than 1/fs [s] are eliminated as noise. Pulses of 3.5/fs [s] or more are considered to be signals. | | INT5 | ĪNT5 | IMF • EF15 = 1<br>and<br>IL15ER=0 | Falling edge | Pulses of less than 2/fc [s] are eliminated as noise. Pulses of 7/fc [s] or more are considered to be signals. In the SLOW or the SLEEP mode, pulses of less than 1/fs [s] are eliminated as noise. Pulses of 3.5/fs [s] or more are considered to be signals. | Note 1: In NORMAL1/2 or IDLE1/2 mode, if a signal with no noise is input on an external interrupt pin, it takes a maximum of "signal establishment time + 6/fs[s]" from the input signal's edge to set the interrupt latch. Note 2: When INT0EN = "0", IL4 is not set even if a falling edge is detected on the $\overline{\text{INT0}}$ pin input. Note 3: When a pin with more than one function is used as an output and a change occurs in data or input/output status, an interrupt request signal is generated in a pseudo manner. In this case, it is necessary to perform appropriate processing such as disabling the interrupt enable flag. #### **External Interrupt Control Register** | EINTCR | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|--------|--------|------|----|--------|--------|--------|---|----------------------------| | (0037H) | INT1NC | INT0EN | INT4 | ES | INT3ES | INT2ES | INT1ES | | (Initial value: 0000 000*) | | INT1NC | Noise reject time select | 0: Pulses of less than 63/fc [s] are eliminated as noise 1: Pulses of less than 15/fc [s] are eliminated as noise | R/W | |---------|----------------------------|-------------------------------------------------------------------------------------------------------------------|-----| | INT0EN | P00/INT0 pin configuration | 0: P00 input/output port 1: \overline{\text{INTO}} \text{ pin (Port P00 should be set to an input mode)} | R/W | | INT4 ES | INT4 edge select | 00: Rising edge 01: Falling edge 10: Rising edge and Falling edge 11: H level | R/W | | INT3 ES | INT3 edge select | 0: Rising edge<br>1: Falling edge | R/W | | INT2 ES | INT2 edge select | 0: Rising edge<br>1: Falling edge | R/W | | INT1 ES | INT1 edge select | 0: Rising edge 1: Falling edge | R/W | Note 1: fc: High-frequency clock [Hz], \*: Don't care Note 2: When the system clock frequency is switched between high and low or when the external interrupt control register (EINTCR) is overwritten, the noise canceller may not operate normally. It is recommended that external interrupts are disabled using the interrupt enable register (EIR). Note 3: The maximum time from modifying INT1NC until a noise reject time is changed is 26/fc. Note 4: In case RESET pin is released while the state of INT4 pin keeps "H" level, the external interrupt 4 request is not generated even if the INT4 edge select is specified as "H" level. The rising edge is needed after RESET pin is released. TOSHIBA TMP86C845UG # 4. Special Function Register (SFR) The TMP86C845UG adopts the memory mapped I/O system, and all peripheral control and data transfers are performed through the special function register (SFR). The SFR is mapped on address 0000H to 003FH. This chapter shows the arrangement of the special function register (SFR) for TMP86C845UG. ### 4.1 SFR | Address | Read | Write | |---------|--------|---------------------------------------| | 0000H | P0 | DR | | 0001H | P1 | DR DR | | 0002H | P2 | DR | | 0003H | P3 | DR | | 0004H | (/p4 | DR () | | 0005H | Rese | erved | | 0006H | Rese | erved | | 0007H | Rese | erved | | 0008H | P0PRD | | | 0009H | Rese | erved | | 000AH | P2PRD | · · · · · · · · · · · · · · · · · · · | | 000BH | Rese | erved | | 000CH | Resi | erved | | 000DH | P1 | CR | | 000EH | P3 | CR | | 000FH | P4 | CR | | 0010H | Resi | erved | | 0011H | Rese | erved | | 0012H | Rese | erved | | 0013H | Rese | erved | | 0014H | Rese | erved | | 0015H | Rese | erved | | 0016H | TC | 3CR | | 0017H | TC | 4CR | | 0018H | TTR | REG3 | | 0019H | TTR | EG4 | | 001AH | PWF | REG3 | | 001BH | PWF | REG4 | | 001CH | | CCR1 | | 001DH | * | CCR2 | | 001EH | ADCDR2 | - | | 001FH | ADCDR1 | - | | 0020H | | erved | | 0021H | | erved | | 0022H | | erved | | 0023H | | erved | | 0024H | | erved | | 0025H | | erved | | 0026H | | CR1 | | 0027H | SIC | OSR | | Address | Read | Write | |---------|--------|---------| | 0028H | SIORDB | SIOTDB | | 0029H | Rese | erved | | 002AH | Rese | erved | | 002BH | Rese | erved | | 002CH | Rese | erved | | 002DH | Rese | erved | | 002EH | Rese | erved | | 002FH | Rese | erved | | 0030H | Rese | erved | | 0031H | Rese | erved | | 0032H | Rese | erved | | 0033H | Rese | erved | | 0034H | - | WDTCR1 | | 0035H | | WDTCR2 | | 0036H | TB) | TCR | | 0037H | EIN | TCR 🔷 | | 0038H | SYS | CR1 | | 0039H | sys | CR2 | | 003AH | EI EI | RL () | | 003BH | EII | RH O | | 003CH | | L (\/\) | | 003DH | tt. | .# | | 003EH | Тир | SEL \\ | | 003FH | R | sw / | Note 1: Do not access reserved areas by the program. Note 2: -; Cannot be accessed. Note 3: Write-only registers and interrupt latches cannot use the read-modify-write instructions (Bit manipulation instructions such as SET, CLR, etc. and logical operation instructions such as AND, OR, etc.). ## I/O Ports The TMP86C845UG has 5 parallel input/output ports (35 pins) as follows. | | Primary Function | Secondary Functions | |---------|------------------|--------------------------------------------------------------------------| | Port P0 | 8-bit I/O port | External interrupt input, serial and timer/counter input/output | | Port P1 | 8-bit I/O port | External interrupt input, timer/counter input/output, and divider output | | Port P2 | 3-bit I/O port | External interrupt input, and STOP mode release signal input | | Port P3 | 8-bit I/O port | Analog input | | Port P4 | 8-bit I/O port | | Each output port contains a latch, which holds the output data. All input ports do not have latches, so the external input data should be externally held until the input data is read from outside or reading should be performed several times before processing. Figure 5-1 shows input/output timing examples. External data is read from an I/O port in the S1 state of the read cycle during execution of the read instruction. This timing cannot be recognized from outside, so that transient input such as chattering must be processed by the program. Output data changes in the S2 state of the write cycle during execution of the instruction which writes to an I/O port. Figure 5-1 Input/Output Timing (Example) ## 5.1 Port P0 (P07 to P00) Port P0 is an 8-bit input/output port which is also used as an external interrupt input, serial interface input/output and timer/counter input/output. When used as an input port or a secondary function pins, the respective output latch (P0DR) should be set to "1". When used as an output port, the respective P0DR bit should be set data. During reset, the output latch is initialized to "1". P0 port output latch (P0DR) and P0 port terminal input (P0PRD) are located on their respective address. When read the output latch data, the P0DR should be read and when read the terminal input data, the P0PRD register should be read. P00 port ( $\overline{\text{INT0}}$ ) can be configured as either an I/O port or as external interrupt input with INT0EN (bit 6 in EINTCR). During reset, P00 port ( $\overline{\text{INT0}}$ ) is configured as an input port. TOSHIBA TMP86C845UG ### 5.2 Port P1 (P17 to P10) Port P1 is an 8-bit input/output port which can be configured as an input or an output in one-bit unit under software control. Input/output mode is specified by the corresponding bit in the port P1 input/output control register (P1CR). Port P1 is configured as an input if its corresponding P1CR bit is cleared to "0", and as an output if its corresponding P1CR bit is set to "1". During reset, the P1CR is initialized to "0" and port P1 is input mode. The P1 output latches are also initialized to "0". Port P1 is also used as an external interrupt input, a timer/counter input/output, and a divider output. When used as an input port, an external interrupt input or a timer/counter input, the corresponding bit of P1CR is cleared to "0". When used as an output port, a timer/counter output or divider output, the corresponding bit of P1CR is set to "1" and beforehand the corresponding output latch should be set to "1". Data can be written into the output latch regardless of P1CR contents, therefore initial output data should be written into the output latch before setting P1CR. Note: Ports set to the input mode read the pin states. Ports set to the output mode read the output latch. When input pin and output pin exist in port P1 together, the contents of the output latch which is specified as an input mode may be rewritten by executing the bit manipulation instructions. ### 5.3 Port P2 (P22 to P20) Port P2 is a 3-bit input/output port. It is also used as an external interrupt, a STOP mode release signal input, and low-frequency crystal oscillator connection pins. When used as an input port or a secondary function pins, respective output latch (P2DR) should be set to "1". During reset, the P2DR is initialized to "1". A low-frequency crystal oscillator (32.768 kHz) is connected to pins P21 (XTIN) and P22 (XTOUT) in the dual-clock mode. In the single-clock mode, pins P21 and P22 can be used as normal input/output ports. It is recommended that pin P20 should be used as an external interrupt input, a STOP mode release signal input, or an input port. If it is used as an output port, the interrupt latch is set on the falling edge of the output pulse. P2 port output latch (P2DR) and P2 port terminal input (P2PRD) are located on their respective address. When read the output latch data, the P2DR should be read and when read the terminal input data, the P2PRD register should be read. If a read instruction is executed for port P2, read data of bits 7 to 3 are unstable. TOSHIBA TMP86C845UG ### 5.4 Port P3 (P37 to P30) Port P3 is an 8-bit input/output port which can be configured as an input or an output in one-bit unit under software control. Port P3 is also used as an analog input. Input/output mode is specified by the corresponding bit in the port P3 input/output control register (P3CR), and AINDS (bit 4 in ADCCR1). During reset, P3CR are initialized to "0" and AINDS is set to "1", therefore port P3 is configured as an input. When used as an analog input, set an analog input channel to SAIN (bit 0, 1, 2 in ADCCR1) and clear AINDS to "0". When AINDS is "0", the pin which is specified as an analog input is used as analog input independent on the value of P3CR and P3DR. When used as an input port, the corresponding bit of P3CR is cleared to "0" without specifying as an analog input. When the AD converter is enabled (AINDS is "0"), the data of port which is selected as an analog input is read "0". and the data of port which is not selected as an analog input is read "0" or "1", depend on the voltage level. When used as an output port, the corresponding bit of P3CR is set to "I" without specifying as an analog input. Data can be written into the output latch regardless of P3CR contents, therefore initial output data should be written into the output latch before setting P3CR. The pins not used as analog input can be used as an input/output port. But output instructions should not be executed to keep a precision. In addition, a variable signal should not be input to an adjacent port to the analog input during AD conversion. Note: Ports set to the input mode read the pin states. Ports set to the output mode read the output latch. When input pin and output pin exist in port P3 together, the contents of the output latch which is specified as an input mode may be rewritten by executing the bit manipulation instructions. P4DR (0004H) R/W P4CR (000FH) ### 5.5 Port P4 (P47 to P40) Port P4 is an 8-bit input/output port which can be configured as an input or an output in one-bit unit under software control. Input/output mode is specified by the corresponding bit in the port P4 input/output control register (P4CR). Port P4 is configured as an input if its corresponding P4CR bit is cleared to "0", and as an output if its corresponding P4CR bit is set to "1". During reset, the P4CR is initialized to "0" and port P4 is input mode. The P4 output latches are also initialized to "0". When used as an input port, the corresponding bit of P4CR is cleared to "0". When used as an output port, the corresponding bit of P4CR is set to "1". Data can be written into the output latch regardless of P4CR contents, therefore initial output data should be written into the output latch before setting P4CR. Note: Ports set to the input mode read the pin states. Ports set to the output mode read the output latch. When input pin and output pin exist in port P4 together, the contents of the output latch which is specified as an input mode may be rewritten by executing the bit manipulation instructions. TOSHIBA TMP86C845UG ## 6. Time Base Timer (TBT) The time base timer generates time base for key scanning, dynamic displaying, etc. It also provides a time base timer interrupt (INTTBT). #### 6.1 Time Base Timer #### 6.1.1 Configuration Figure 6-1 Time Base Timer configuration #### 6.1.2 Control Time Base Timer is controlled by Time Base Timer control register (TBTCR). Time Base Timer Control Register | < | TBTEN | Time Base Timer<br>enable / disable | 0: Disab<br>1: Enab | | | | | |---|-------|------------------------------------------------------|---------------------|--------------------|--------------------|--------------------|------| | | | | | NORMAL1/2, | IDLE1/2 Mode | SLOW1/2 | | | | | | | DV7CK = 0 | DV7CK = 1 | SLEEP1/2<br>Mode | | | | | | 000 | fc/2 <sup>23</sup> | fs/2 <sup>15</sup> | fs/2 <sup>15</sup> | | | | * | | 001 | fc/2 <sup>21</sup> | fs/2 <sup>13</sup> | fs/2 <sup>13</sup> | | | | ТВТСК | Time Base Timer interrupt<br>Frequency select : [Hz] | 010 | fc/2 <sup>16</sup> | fs/2 <sup>8</sup> | - | R/W | | | IBIOK | | 011 | fc/2 <sup>14</sup> | fs/2 <sup>6</sup> | - | 1011 | | | | | 100 | fc/2 <sup>13</sup> | fs/2 <sup>5</sup> | - | | | | | | 101 | fc/2 <sup>12</sup> | fs/2 <sup>4</sup> | - | | | | | | 110 | fc/2 <sup>11</sup> | fs/2 <sup>3</sup> | - | | | | | | 111 | fc/2 <sup>9</sup> | fs/2 | - | | Note 1: fc; High-frequency clock [Hz], fs; Low-frequency clock [Hz], \*; Don't care Note 2: The interrupt frequency (TBTCK) must be selected with the time base timer disabled (TBTEN="0"). (The interrupt frequency must not be changed with the disable from the enable state.) Both frequency selection and enabling can be performed simultaneously. Example :Set the time base timer frequency to fc/2<sup>16</sup> [Hz] and enable an INTTBT interrupt. LD (TBTCR), 00000010B ; TBTCK $\leftarrow$ LD (TBTCR), 00001010B ; TBTEN $\leftarrow$ DI ; IMF $\leftarrow$ SET (EIRL). 6 Table 6-1 Time Base Timer Interrupt Frequency (Example: (fc = 16,0 MHz, fs = 32.768 kHz) | ТВТСК | Time Base Timer Interrupt Frequency [Hz] | | | | | | | |-------|------------------------------------------|-------------------------|------------------------|--|--|--|--| | IBICK | NORMAL1/2, IDLE1/2 Mode | NORMAL1/2, IDLE1/2 Mode | SLOW1/2, SLEEP1/2 Mode | | | | | | | DV7CK = 0 | DV7CK=1 | | | | | | | 000 | 1.91 | (1// | \$ (D) | | | | | | 001 | 7.63 | 4 | 4 50 | | | | | | 010 | 244.14 | 128 | | | | | | | 011 | 976.56 | 512 | | | | | | | 100 | 1953.13 | 1024 | (7/6) - | | | | | | 101 | 3906.25 | 2048 | <del>-</del> | | | | | | 110 | 7812.5 | 4096 | _ | | | | | | 111 | 31250 | 16384 | _ | | | | | #### 6.1.3 Function An INTTBT ( Time Base Timer Interrupt ) is generated on the first falling edge of source clock ( The divider output of the timing generato which is selected by TBTCK.) after time base timer has been enabled. The divider is not cleared by the program; therefore, only the first interrupt may be generated ahead of the set interrupt period (Figure 6-2). Figure 6-2 Time Base Timer Interrupt TMP86C845UG ## 6.2 Divider Output (DVO) Approximately 50% duty pulse can be output using the divider output circuit, which is useful for piezoelectric buzzer drive. Divider output is from $\overline{DVO}$ pin. Figure 6-3 Divider Output #### 6.2.2 Control The Divider Output is controlled by the Time Base Timer Control Register. Note: Selection of divider output frequency (DVOCK) must be made while divider output is disabled (DVOEN="0"). Also, in other words, when changing the state of the divider output frequency from enabled (DVOEN="1") to disable(DVOEN="0"), do not change the setting of the divider output frequency. Example :1.95 kHz pulse output (fc = 16.0 MHz) LD (TBTCR), 00000000B ; DVOCK $\leftarrow$ "00" LD (TBTCR), 10000000B ; DVOEN $\leftarrow$ "1" Table 6-2 Divider Output Frequency (Example: fc = 16.0 MHz, fs = 32.768 kHz) | | D | ivider Output Frequency [F | iz] | | |-------|------------|----------------------------|---------|--| | DVOCK | NORMAL1/2, | SLOW1/2, SLEEP1/2 | | | | | DV7CK = 0 | DV7CK = 1 | Mode | | | 00 | 1.953 k | 1.024 k | 1.024 k | | | 01 | 3.906 k | 2.048 k | 2.048 k | | | 10 | 7.813 k | 4.096 k | 4.096 k | | | 11 | 15.625 k | 8.192 k | 8.192 k | | TOSHIBA TMP86C845UG ## 7. Watchdog Timer (WDT) The watchdog timer is a fail-safe system to detect rapidly the CPU malfunctions such as endless loops due to spurious noises or the deadlock conditions, and return the CPU to a system recovery routine. The watchdog timer signal for detecting malfunctions can be programmed only once as "reset request" or "interrupt request". Upon the reset release, this signal is initialized to "reset request". When the watchdog timer is not used to detect malfunctions, it can be used as the timer to provide a periodic interrupt. Note: Care must be taken in system design since the watchdog timer functions are not be operated completely due to effect of disturbing noise. ### 7.2 Watchdog Timer Control The watchdog timer is controlled by the watchdog timer control registers (WDTCR1 and WDTCR2). The watchdog timer is automatically enabled after the reset release. #### 7.2.1 Malfunction Detection Methods Using the Watchdog Timer The CPU malfunction is detected, as shown below. - 1. Set the detection time, select the output, and clear the binary counter. - 2. Clear the binary counter repeatedly within the specified detection time. If the CPU malfunctions such as endless loops or the deadlock conditions occur for some reason, the watchdog timer output is activated by the binary-counter overflow unless the binary counters are cleared. When WDTCR1<WDTOUT> is set to "1" at this time, the reset request is generated and then internal hardware is initialized. When WDTCR1<WDTOUT> is set to "0", a watchdog timer interrupt (INTWDT) is generated. The watchdog timer temporarily stops counting in the STOP mode including the warm-up or IDLE/SLEEP mode, and automatically restarts (continues counting) when the STOP/IDLE/SLEEP mode is inactivated. Note: The watchdog timer consists of an internal divider and a two-stage binary counter. When the clear code 4EH is written, only the binary counter is cleared, but not the internal divider. The minimum binary-counter overflow time, that depends on the timing at which the clear code (4EH) is written to the WDTCR2 register, may be 3/4 of the time set in WDTCR1<WDTT>. Therefore, write the clear code using a cycle shorter than 3/4 of the time set to WDTCR1<WDTT>. Example :Setting the watchdog timer detection time to 2<sup>21</sup>/fc [s], and resetting the CPU malfunction detection #### Watchdog Timer Control Register 1 | WDTCR1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---|---|--------|---------|-------|----|----|--------|----------------------------| | (0034H) | | | (ATAS) | (ATOUT) | WDTEN | WD | ΓT | WDTOUT | (Initial value: **11 1001) | | WDTEN | Watchdog timer enable/disable | | 0: Disable (Writing the disable code to WDTCR2 is required.) 1: Enable | | | | | | |--------|-------------------------------|----|------------------------------------------------------------------------|---------------------|---------------------|-------|--|--| | | | | NORMAL | _1/2 mode | | | | | | | | | DV7CK = 0 DV7CK = 1 | | mode | | | | | | Watchdog timer detection time | | 2 <sup>25</sup> /fc | 2 <sup>17</sup> /fs | 2 <sup>17</sup> /fs | Write | | | | WDTT | [s] | 01 | 2 <sup>23</sup> /fc | 2 <sup>15</sup> /fs | 2 <sup>15</sup> fs | only | | | | | | 10 | 2 <sup>21</sup> fc | 2 <sup>13</sup> /fs | 2 <sup>13</sup> fs | | | | | | | 11 | 2 <sup>19</sup> /fc | 2 <sup>11</sup> /fs | 2 <sup>11</sup> /fs | | | | | WDTOUT | Watchdog timer output select | | rrupt request et request | | | | | | - Note 1: After clearing WDTOUT to "0", the program cannot set it to "1". - Note 2: fc: High-frequency clock [Hz], fs: Low-frequency clock [Hz], f: Døn't care - Note 3: WDTCR1 is a write-only register and must not be used with any of read-modify-write instructions. If WDTCR1 is read, a don't care is read. - Note 4: To activate the STOP mode, disable the watchdog timer or clear the counter immediately before entering the STOP mode. After clearing the counter, clear the counter again immediately after the STOP mode is inactivated. - Note 5: To clear WDTEN, set the register in accordance with the procedures shown in "1.2.3 Watchdog Timer Disable". #### Watchdog Timer Control Register 2 | WDTCR2 | 7 | 6 5 | 4 | 3 2 | 1 | 0 | | | |---------|--------|---------------|----------------|------------------|---------------|---------------|----------------------------|-------| | (0035H) | | | | | | \ // | (Initial value: **** ****) | | | - | | | | | | \\\/ | | | | | | | | 4EH: Clear the v | vatchdog time | er binary cou | unter (Clear code) | | | | WDTCR2 | Write | (( <) | B1H: Disable the | watchdog tir | mer (Disable | e code) | Write | | | WDTCR2 | Watchdog time | r control code | D2H: Enable as | signing addre | ss trap area | i e | only | | | | | $\rightarrow$ | Others: Invalid | 11/2 | | | | Note 1: The disable code is valid only when WDTCR1<WDTEN> = 0. Note 2: \*: Don't care Note 3: The binary counter of the watchdog timer must not be cleared by the interrupt task. Note 4: Write the clear code 4EH using a cycle shorter than 3/4 of the time set in WDTCR1<WDTT>. ## 7.2.2 Watchdog Timer Enable Setting WDTCR1<WDTEN> to "1" enables the watchdog timer. Since WDTCR1<WDTEN> is initialized to "1" during reset, the watchdog timer is enabled automatically after the reset release. #### 7.2.3 Watchdog Timer Disable To disable the watchdog timer, set the register in accordance with the following procedures. Setting the register in other procedures causes a malfunction of the microcontroller. - 1. Set the interrupt master flag (IMF) to "0". - 2. Set WDTCR2 to the clear code (4EH). - 3. Set WDTCR1<WDTEN> to "0". - 4. Set WDTCR2 to the disable code (B1H). Note: While the watchdog timer is disabled, the binary counters of the watchdog timer are cleared. Example: Disabling the watchdog timer DI : IMF ← 0 LD (WDTCR2), 04EH : Clears the binary coutner LDW (WDTCR1), 0B101H : WDTEN ← 0, WDTCR2 ← Disable code Table 7-1 Watchdog Timer Detection Time (Example: fc = 16.0 MHz, fs = 32.768 kHz) | | Watchdog | Timer Detection Time[s] | | |------|-----------|-------------------------|--------| | WDTT | NORMAL | SLOW | | | | DV7CK = 0 | DV7CK = 1 | mode | | 00 | 2.097 | 4 | 4 | | 01 | 524.288 m | 1 | 1 | | 10 | 131.072 m | 250 m | 250 m | | 11 | 32.768 m | 62.5 m | 62.5 m | #### 7.2.4 Watchdog Timer Interrupt (INTWDT) When WDTCR1<WDTOUT> is cleared to "0", a watchdog timer interrupt request (INTWDT) is generated by the binary-counter overflow. A watchdog timer interrupt is the non-maskable interrupt which can be accepted regardless of the interrupt master flag (IMF). When a watchdog timer interrupt is generated while the other interrupt including a watchdog timer interrupt is already accepted, the new watchdog timer interrupt is processed immediately and the previous interrupt is held pending. Therefore, if watchdog timer interrupts are generated continuously without execution of the RETN instruction, too many levels of nesting may cause a malfunction of the microcontroller. To generate a watchdog timer interrupt, set the stack pointer before setting WDTCR1<WDTOUT>. Example :Setting watchdog timer interrupt LD SP, 013FH : Sets the stack pointer LD (WDTCR1), 00001000B : WDTOUT $\leftarrow$ 0 #### 7.2.5 Watchdog Timer Reset When a binary-counter overflow occurs while WDTCR1<WDTOUT> is set to "1", a watchdog timer reset request is generated. When a watchdog timer reset request is generated, the internal hardware is reset. The reset time is maximum 24/fc [s] (1.5 $\mu$ s @ fc = 16.0 MHz). Note: When a watchdog timer reset is generated in the SLOW1 mode, the reset time is maximum 24/fc (high-frequency clock) since the high-frequency clock oscillator is restarted. However, when crystals have inaccuracies upon start of the high-frequency clock oscillator, the reset time should be considered as an approximate value because it has slight errors. Figure 7-2 Watchdog Timer Interrupt ## 7.3 Address Trap The Watchdog Timer Control Register 1 and 2 share the addresses with the control registers to generate address traps. ## 7.3.1 Selection of Address Trap in Internal RAM (ATAS) WDTCR1<ATAS> specifies whether or not to generate address traps in the internal RAM area. To execute an instruction in the internal RAM area, clear WDTCR1<ATAS> to "0". To enable the WDTCR1<ATAS> setting, set WDTCR1<ATAS> and then write D2H to WDTCR2. Executing an instruction in the SFR area generates an address trap unconditionally regardless of the setting in WDTCR1<ATAS>. ## 7.3.2 Selection of Operation at Address Trap (ATOUT) When an address trap is generated, either the interrupt request or the reset request can be selected by WDTCR1<ATOUT>. ## 7.3.3 Address Trap Interrupt (INTATRAP) While WDTCR1<ATOUT> is "0", if the CPU should start looping for some cause such as noise and an attempt be made to fetch an instruction from the on-chip RAM (while WDTCR1<ATAS> is "1") or the SFR area, address trap interrupt (INTATRAP) will be generated. An address trap interrupt is a non-maskable interrupt which can be accepted regardless of the interrupt master flag (IMF). When an address trap interrupt is generated while the other interrupt including a watchdog timer interrupt is already accepted, the new address trap is processed immediately and the previous interrupt is held pending. Therefore, if address trap interrupts are generated continuously without execution of the RETN instruction, too many levels of nesting may cause a malfunction of the microcontroller. To generate address trap interrupts, set the stack pointer beforehand. ## 7.3.4 Address Trap Reset While WDTCR1<ATOUT> is "1", if the CPU should start looping for some cause such as noise and an attempt be made to fetch an instruction from the on-chip RAM (while WDTCR1<ATAS> is "1") or the SFR area, address trap reset will be generated. When an address trap reset request is generated, the internal hardware is reset. The reset time is maximum 24/fc [s] (1.5 $\mu$ s @ fc = 16.0 MHz). Note: When an address trap reset is generated in the SLOW1 mode, the reset time is maximum 24/fc (high-frequency clock) since the high-frequency clock oscillator is restarted. However, when crystals have inaccuracies upon start of the high-frequency clock oscillator, the reset time should be considered as an approximate value because it has slight errors. # 8. 8-Bit TimerCounter (TC3, TC4) ## 8.1 Configuration ## 8.2 TimerCounter Control The TimerCounter 3 is controlled by the TimerCounter 3 control register (TC3CR) and two 8-bit timer registers (TTREG3, PWREG3). Note 1: Do not change the timer register (TTREG3) setting while the timer is running. Note 2: Do not change the timer register (PWREG3) setting in the operating mode except the 8-bit and 16-bit PWM modes while the timer is running. #### TimerCounter 3 Control Register | TC3CR | 7 | 6 | 5 | 4 | 3 | 2 | | 0 | | |---------|------|---|-------|---|------|---|------|---|----------------------------| | (0016H) | TFF3 | | тсзск | | TC3S | | тсзм | > | (Initial value: 0000 0000) | | | | | | | | | | | | | TFF3 | Time F/F3 control | 0: Clear<br>1: Set | | | | R/W | | | |-------|--------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------------|-----|--|--| | | | | NORMAL1/2,<br>DV7CK = 0 | IDLE1/2 mode DV7CK = 1 | SLOW1/2<br>SLEEP1/2<br>mode | | | | | | | 000 | fc/2 <sup>11</sup> | fs/2 <sup>3</sup> | fs/2 <sup>3</sup> | 1 | | | | | TC3CK Operating clock selection [Hz] | 001 | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | - | | | | | тсзск | | 010 | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | - | R/W | | | | | | 011 | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | - | | | | | | | 100 | fs | fs | fs | | | | | | | 101 | fc/2 | fc/2 | - | | | | | | | 110 | fc | fc | fc (Note 8) | | | | | | | / 111 | TC3 pin input | | | | | | | TC3S | TC3 start control | | on stop and counter cl<br>on start | ear | | R/W | | | | тсзм | TC3M operating mode select | 001: 8-bit pro<br>010: 8-bit pu<br>011: 16-bit m<br>(Each n | 001: 8-bit programmable divider output (PDO) mode 010: 8-bit pulse width modulation (PWM) output mode 011: 16-bit mode (Each mode is selectable with TC4M.) | | | | | | - Note 1: fc: High-frequency clock [Hz] fs: Low-frequency clock[Hz] - Note 2: Do not change the TC3M, TC3CK and TFF3 settings while the timer is running. - Note 3: To stop the timer operation (TC3S= $1 \rightarrow 0$ ), do not change the TC3M, TC3CK and TFF3 settings. To start the timer operation (TC3S= $0 \rightarrow 1$ ), TC3M, TC3CK and TFF3 can be programmed. - Note 4: To use the TimerCounter in the 16-bit mode, set the operating mode by programming TC4CR<TC4M>, where TC3M must be fixed to 011. - Note 5: To use the TimerCounter in the 16-bit mode, select the source clock by programming TC3CK. Set the timer start control and timer F/F control by programming TC4CR<TC4S> and TC4CR<TFF4>, respectively. - Note 6: The operating clock settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 8-1 and Table 8-2. Note 7: The timer register settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 8-3. Note 8: The operating clock fc in the SLOW or SLEEP mode can be used only as the high-frequency warm-up mode. The TimerCounter 4 is controlled by the TimerCounter 4 control register (TC4CR) and two 8-bit timer registers (TTREG4 and PWREG4). #### TimerCounter 4 Timer Register Note 1: Do not change the timer register (TTREG4) setting while the timer is running. Note 2: Do not change the timer register (PWREG4) setting in the operating mode except the 8-bit and 16-bit PWM modes while the timer is running. #### TimerCounter 4 Control Register | TC4CR | 7 | 6 | 5 | 4 | 3 | 2 | 1 0 | | |---------|------|---|-------|---|------|---|------|----------------------------| | (0017H) | TFF4 | | TC4CK | | TC4S | | TC4M | (Initial value: 0000 0000) | | _ | | ( | | | | 1 | | |-------|--------------------------------------|----------------------------------------------------------------|-------------------------------------------------|-------------------|---------------------|-----|--| | TFF4 | Timer F/F4 control | 0: Clear<br>1: Set | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | | R/W | | | | | | NORMAL1/2, | IDLE1/2 mode | SLOW1/2<br>SLEEP1/2 | | | | | | | DV7CK = 0 | DV7CK = 1 | mode | | | | | ( | 000 | fc/2 <sup>11</sup> | fs/2 <sup>3</sup> | fs/2 <sup>3</sup> | | | | | | | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | - | | | | TC4CK | TC4CK Operating clock selection [Hz] | 010 | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | - | R/W | | | | | 011 | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | - | | | | | | 100 | fs | fs | fs | | | | | | 101 | fc/2 | fc/2 | - | | | | | $\wedge \wedge$ | 110 | fc | fc | _ | | | | | | 111 TC4 pin input | | | | | | | TC4S | TC4 start control | 0: Operation | on stop and counter con start | lear | | R/W | | | | | | er/event counter mod | e | | | | | | | 1 1 | ogrammable divider ou<br>lse width modulation ( | | | R/W | | | TC4M | TC4M operating mode select | 011: Reserve | ed | | | | | | 1.541 | ) | 100: 16-bit timer/event counter mode 101: Warm-up counter mode | | | | | | | | | 110: 16-bit p | ulse width modulation | (PWM) output mode | | | | | | | 111: 16-bit P | PG mode | | | | | - Note 1: fc: High-frequency clock [Hz] fs: Low-frequency clock [Hz] - Note 2: Do not change the TC4M, TC4CK and TFF4 settings while the timer is running. - Note 3: To stop the timer operation (TC4S= $1 \rightarrow 0$ ), do not change the TC4M, TC4CK and TFF4 settings. To start the timer operation (TC4S= $0 \rightarrow 1$ ), TC4M, TC4CK and TFF4 can be programmed. - Note 4: When TC4M= 1\*\* (upper byte in the 16-bit mode), the source clock becomes the TC4 overflow signal regardless of the TC3CK setting. - Note 5: To use the TimerCounter in the 16-bit mode, select the operating mode by programming TC4M, where TC3CR<TC3 M> must be set to 011. - Note 6: To the TimerCounter in the 16-bit mode, select the source clock by programming TC3CR<TC3CK>. Set the timer start control and timer F/F control by programming TC4S and TFF4, respectively. - Note 7: The operating clock settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 8-1 and Table 8-2. - Note 8: The timer register settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 8-3. Table 8-1 Operating Mode and Selectable Source Clock (NORMAL1/2 and IDLE1/2 Modes) | Operating mode | fc/2 <sup>11</sup><br>or<br>fs/2 <sup>3</sup> | fc/2 <sup>7</sup> | fc/2 <sup>5</sup> | fc/2 <sup>3</sup> | fs | fc/2 | fc | TC3<br>pin input | TC4<br>pin input | |----------------------|-----------------------------------------------|-------------------|-------------------|-------------------|------------|------|--------------|------------------|------------------| | 8-bit timer | О | О | О | О | - | | )) | _ | - | | 8-bit event counter | ı | ı | - | - | - | | > - | О | О | | 8-bit PDO | О | О | О | О | ( | ) | - | | - | | 8-bit PWM | О | О | О | О | 0/ | 0 | 0 | 4(- / | <b>\rangle</b> - | | 16-bit timer | О | О | О | 0 / | $\bigcirc$ | > - | - ( | | - | | 16-bit event counter | - | - | - | - \ | <u> </u> | - < | > -( | | - | | Warm-up counter | - | - | - | 7 | 0 | _ | <u> </u> | 9(-// | - | | 16-bit PWM | О | 0 | 0 | 0 | o | 0 ( | 0 | > o | - | | 16-bit PPG | О | О | 0 | 0 | _ | _ | <del>-</del> | 0 | - | Note 1: For 16-bit operations (16-bit timer/event counter, warm-up counter, 16-bit PWM and 16-bit PPG), set its source clock on lower bit (TC3CK). Note 2: O: Available source clock Table 8-2 Operating Mode and Selectable Source Clock (SLOW1/2 and SLEEP1/2 Modes) | Operating mode | fc/2 <sup>11</sup><br>or<br>fs/2 <sup>3</sup> | fc/2 <sup>7</sup> | fc/2 <sup>5</sup> | fc/2 <sup>3</sup> | fs | fc/2 | fc | TC3<br>pin input | TC4<br>pin input | |----------------------|-----------------------------------------------|-------------------|-------------------|------------------------|-----|------|----|------------------|------------------| | 8-bit timer | 0// | ))- | - / | //<br>// <sub>((</sub> | > - | - | - | - | - | | 8-bit event counter | ) | ) -<br>) | (( | //-5) | - | - | - | О | О | | 8-bit PDO | O | - | \ <u>-</u> | | - | - | - | - | - | | 8-bit PWM | o | | | -<br>/ | О | ı | - | - | - | | 16-bit timer | 0 | - | <u> </u> | - | - | - | - | - | - | | 16-bit event counter | _ | <u>_</u> | | ı | - | ı | - | О | - | | Warm-up counter | _ | 4 | _ | ı | - | ı | О | - | - | | 16-bit PWM | 0 | | _ | ı | О | - | - | 0 | - | | 16-bit PPG | ) o ( | } | _ | - | - | - | - | 0 | - | Note1: For 16-bit operations (16-bit timer/event counter, warm-up counter, 16-bit PWM and 16-bit PPG), set its source clock on lower bit (TC3CK). Note2: O : Available source clock Table 8-3 Constraints on Register Values Being Compared | Operating mode | Register Value | |----------------------------|-----------------------------------------------------------------------------| | 8-bit timer/event counter | 1≤ (TTREGn) ≤255 | | 8-bit PDO | 1≤ (TTREGn) ≤255 | | 8-bit PWM | 2≤ (PWREGn) ≤254 | | 16-bit timer/event counter | 1≤ (TTREG4, 3) ≤65535 | | Warm-up counter | 256≤ (TTREG4, 3) ≤65535 | | 16-bit PWM | 2≤ (PWREG4, 3) ≤65534 | | 16-bit PPG | 1≤ (PWREG4, 3) < (TTREG4, 3) ≤65535<br>and<br>(PWREG4, 3) + 1 < (TTREG4, 3) | ## 8.3 Function The TimerCounter 3 and 4 have the 8-bit timer, 8-bit event counter, 8-bit programmable divider output (PDO), 8-bit pulse width modulation (PWM) output modes. The TimerCounter 3 and 4 (TC3, 4) are cascadable to form a 16-bit timer. The 16-bit timer has the operating modes such as the 16-bit timer, 16-bit event counter, warm-up counter, 16-bit pulse width modulation (PWM) output and 16-bit programmable pulse generation (PPG) modes. ## 8.3.1 8-Bit Timer Mode (TC3 and 4) In the timer mode, the up-counter counts up using the internal clock. When a match between the up-counter and the timer register j (TTREGj) value is detected, an INTTCj interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting. Note 1: In the timer mode, fix TCjCR<TFFj> to 0. If not fixed, the PDOj, PWMj and PPGj pins may output pulses. Note 2: In the timer mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the shift register configuration in the timer mode, the new value programmed in TTREGj is in effect immediately after the programming. Therefore, if TTREGi is changed while the timer is running, an expected operation may not be obtained. Note 3: j = 3, 4 Table 8-4 Source Clock for TimerCounter 3, 4 (Internal Clock) DI ΕI | | Source Clock | | Reso | olution | Repeated Cycle | | | |-------------------------|------------------------|------------------------|-------------|-----------------|----------------|-----------------|--| | NORMAL1/2, | IDLE1/2 mode | SLOW1/2, | | | | | | | DV7CK = 0 | DV7CK = 1 | SLEEP1/2<br>mode | fc = 16 MHz | fs = 32.768 kHz | fc = 16 MHz | fs = 32.768 kHz | | | fc/2 <sup>11</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | 128 μs | 244.14 μs | 32.6 ms | 62.3 ms | | | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | - ( | 8 μs | | 2.0 ms | _ | | | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | | 2 μs | | 510 μs | - | | | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | (-) | 500 ns | _ | 127.5 μs | _ | | Example :Setting the timer mode with source clock $fc/2^7$ Hz and generating an interrupt 80 $\mu$ s later (TimerCounter4, fc = 16.0 MHz) LD (TTREG4), 0AH : Sets the timer register (80 $\mu$ s÷2 $^{7}$ /fc = 0AH). SET (EIRH).4 : Enables INTTC4 interrupt. LD (TC4CR), 00010000B : Sets the operating cock to fc/2<sup>7</sup>, and 8-bit timer mode. LD (TC4CR), 00011000B : Starts TC4. Figure 8-2 8-Bit Timer Mode Timing Chart (TC4) ## 8.3.2 8-Bit Event Counter Mode (TC3, 4) In the 8-bit event counter mode, the up-counter counts up at the falling edge of the input pulse to the TCj pin. When a match between the up-counter and the TTREGj value is detected, an INTTCj interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting at the falling edge of the input pulse to the TCj pin. Two machine cycles are required for the low- or high-level pulse input to the TCj pin. Therefore, a maximum frequency to be supplied is fc/2<sup>4</sup> Hz in the NORMAL1/2 or IDLE1/2 mode, and fs/2<sup>4</sup> Hz in the SLOW1/2 or SLEEP1/2 mode. Note 1: In the event counter mode, fix TCjCR<TFFj> to 0. If not fixed, the PDOj, PWMj and PPGj pins may output pulses. Note 2: In the event counter mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the shift register configuration in the event counter mode, the new value programmed in TTREGj is in effect immediately after the programming. Therefore, if TTREGi is changed while the timer is running, an expected operation may not be obtained. Note 3: j = 3, 4 Figure 8-3 8-Bit Event Counter Mode Timing Chart (TC4) #### 8.3.3 8-Bit Programmable Divider Output (PDO) Mode (TC3, 4) This mode is used to generate a pulse with a 50% duty cycle from the PDOj pin. In the PDO mode, the up-counter counts up using the internal clock. When a match between the up-counter and the TTREGj value is detected, the logic level output from the $\overline{PDOj}$ pin is switched to the opposite state and the up-counter is cleared. The INTTCj interrupt request is generated at the time. The logic state opposite to the timer F/Fj logic level is output from the $\overline{PDOj}$ pin. An arbitrary value can be set to the timer F/Fj by TCjCR<TFFj>. Upon reset, the timer F/Fj value is initialized to 0. To use the programmable divider output, set the output latch of the I/O port to 1. Example : Generating 1024 Hz pulse using TC4 (fc = 16.0 MHz) Setting port : $1/1024 \div 2^7/\text{fc} \div 2 = 3DH$ LD (TTREG4), 3DH : Sets the operating clock to ${\rm fc/2}^7$ , and 8-bit PDO mode. LD (TC4CR), 00010001B : Starts TC4. LD (TC4CR), 00011001B Note 1: In the programmable divider output mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the shift register configuration in the programmable divider output mode, the new value programmed in TTREGj is in effect immediately after programming. Therefore, if TTREGi is changed while the timer is running, an expected operation may not be obtained. Note 2: When the timer is stopped during PDO output, the PDOj pin holds the output status when the timer is stopped. To change the output status, program TCjCR<TFFj> after the timer is stopped. Do not change the TCjCR<TFFj> setting upon stopping of the timer. Example: Fixing the PDOj pin to the high level when the TimerCounter is stopped CLR (TCjCR).3: Stops the timer. CLR (TCjCR).7: Sets the PDOj pin to the high level. Note 3: j = 3, 4 Figure 8-4 8-Bit PDO Mode Timing Chart (TC4) ## 8.3.4 8-Bit Pulse Width Modulation (PWM) Output Mode (TC3, 4) This mode is used to generate a pulse-width modulated (PWM) signals with up to 8 bits of resolution. The up-counter counts up using the internal clock. When a match between the up-counter and the PWREGj value is detected, the logic level output from the timer F/Fj is switched to the opposite state. The counter continues counting. The logic level output from the timer F/Fj is switched to the opposite state again by the up-counter overflow, and the counter is cleared. The INTTCj interrupt request is generated at this time. Since the initial value can be set to the timer F/Fj by TCjCR<TFFj>, positive and negative pulses can be generated. Upon reset, the timer F/Fj is cleared to 0. (The logic level output from the PWMj pin is the opposite to the timer F/Fj logic level.) Since PWREGj in the PWM mode is serially connected to the shift register, the value set to PWREGj can be changed while the timer is running. The value set to PWREGj during a run of the timer is shifted by the INTTCj interrupt request and loaded into PWREGj. While the timer is stopped, the value is shifted immediately after the programming of PWREGj. If executing the read instruction to PWREGj during PWM output, the value in the shift register is read, but not the value set in PWREGj. Therefore, after writing to PWREGj, the reading data of PWREGj is previous value until INTTCj is generated. For the pin used for PWM output, the output latch of the I/O port must be set to 1. - Note 1: In the PWM mode, program the timer register PWREGj immediately after the INTTCj interrupt request is generated (normally in the INTTCj interrupt service routine.) If the programming of PWREGj and the interrupt request occur at the same time, an unstable value is shifted, that may result in generation of the pulse different from the programmed value until the next INTTCj interrupt request is generated. - Note 2: When the timer is stopped during PWM output, the PWMi pin holds the output status when the timer is stopped. To change the output status, program TCjCR<TFFj> after the timer is stopped. Do not change the TCjCR<TFFj> upon stopping of the timer. Example: Fixing the PWMi pin to the high level when the TimerCounter is stopped. Example: Fixing the PWMj pin to the high level when the TimerCounter is stopped CLB. (TCiCB) 3: Stope the timer. CLR (TCjCR).3: Stops the timer. CLR (TCjCR).7: Sets the PWMj pin to the high level. Note 3: To enter the STOP mode during PWM output, stop the timer and then enter the STOP mode. If the STOP mode is entered without stopping the timer when fc, fc/2 or fs is selected as the source clock, a pulse is output from the PWMj pin during the warm-up period time after exiting the STOP mode. Note 4: j = 3, 4 Table 8-5 PWM Output Mode | | Source Clock | | Reso | olution | Repeated Cycle | | | |-------------------------|------------------------|------------------------|-------------|-----------------|----------------|-----------------|--| | NORMAL1/2, | IDLE1/2 mode | SLOW1/2, | | | | | | | DV7CK = 0 | DV7CK = 1 | SLEEP1/2<br>mode | fc = 16 MHz | fs = 32.768 kHz | fc = 16 MHz | fs = 32.768 kHz | | | fc/2 <sup>11</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | 128 μs | 244.14 μs | 32.8 ms | 62.5 ms | | | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | 4 | 8 µs | - | 2.05 ms | - | | | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | | 2 μs | - | 512 μs | - | | | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | ^((-)) | 500 ns | - | 128 μs | - | | | fs | fs | fs | 30.5 μs | 30.5 μs | 7.81 ms | 7.81 ms | | | fc/2 | fc/2 | | 125 ns | - | 32 μs | - | | | fc | fc | _ | 62.5 ns | _ | 16 μs | _ | | Figure 8-5 8-Bit PWM Mode Timing Chart (TC4) ## 8.3.5 16-Bit Timer Mode (TC3 and 4) In the timer mode, the up-counter counts up using the internal clock. The TimerCounter 3 and 4 are cascadable to form a 16-bit timer. When a match between the up-counter and the timer register (TTREG3, TTREG4) value is detected after the timer is started by setting TC4CR<TC4S> to 1, an INTTC4 interrupt is generated and the up-counter is cleared. After being cleared, the up-counter continues counting. Program the upper byte and lower byte in this order in the timer register. (Programming only the upper or lower byte should not be attempted.) Note 1: In the timer mode, fix TCjCR<TFFj> to 0. If not fixed, the PDOj, PWMj, and PPGj pins may output a pulse. Note 2: In the timer mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the shift register configuration in the timer mode, the new value programmed in TTREGj is in effect immediately after programming of TTREGj. Therefore, if TTREGj is changed while the timer is running, an expected operation may not be obtained. Note 3: j = 3, 4 Table 8-6 Source Clock for 16-Bit Timer Mode | | Source Clock | | Reso | lution | Repeated Cycle | | |--------------------|-------------------------|-------------------|-------------|-----------------|----------------|-----------------| | NORMAL1/2, | NORMAL1/2, IDLE1/2 mode | | | | \$ (Q) | 2 | | DV7CK = 0 | DV7CK = 1 | SLEEP1/2<br>mode | fc = 16 MHz | fs = 32.768 kHz | fc = 16 MHz | fs = 32.768 kHz | | fc/2 <sup>11</sup> | fs/2 <sup>3</sup> | fs/2 <sup>3</sup> | 128 µs | 244.14 μs | 8.39 s | 16 s | | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | _ | 8 μs | · - | 524.3 ms | _ | | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | - | 2 μs | - (( | 131.1 ms | - | | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | - < | 500 ns | | 32.8 ms | _ | Example :Setting the timer mode with source clock $fe/2^7$ Hz, and generating an interrupt 300 ms later (fc = 16.0 MHz) Figure 8-6 16-Bit Timer Mode Timing Chart (TC3 and TC4) ### 8.3.6 16-Bit Event Counter Mode (TC3 and 4) In the event counter mode, the up-counter counts up at the falling edge to the TC3 pin. The TimerCounter 3 and 4 are cascadable to form a 16-bit event counter. When a match between the up-counter and the timer register (TTREG3, TTREG4) value is detected after the timer is started by setting TC4CR<TC4S> to 1, an INTTC4 interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting at the falling edge of the input pulse to the TC3 pin. Two machine cycles are required for the low- or high-level pulse input to the TC3 pin. Therefore, a maximum frequency to be supplied is fc/2<sup>4</sup> Hz in the NORMAL1 or IDLE1 mode, and fs/2<sup>4</sup> in the SLOW1/2 or SLEEP1/2 mode. Program the lower byte (TTREG3), and upper byte (TTREG4) in this order in the timer register. (Programming only the upper or lower byte should not be attempted.) Note 1: In the event counter mode, fix TCjCR<TFFj> to 0. If not fixed, the PDO; PWMj and PPGj pins may output pulses. Note 2: In the event counter mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the shift register configuration in the event counter mode, the new value programmed in TTREGj is in effect immediately after the programming. Therefore, if TTREGj is changed while the timer is running, an expected operation may not be obtained. Note 3: j = 3, 4 ## 8.3.7 16-Bit Pulse Width Modulation (PWM) Output Mode (TC3 and 4) This mode is used to generate a pulse-width modulated (PWM) signals with up to 16 bits of resolution. The TimerCounter 3 and 4 are cascadable to form the 16-bit PWM signal generator. The counter counts up using the internal clock or external clock. When a match between the up-counter and the timer register (PWREG3, PWREG4) value is detected, the logic level output from the timer F/F4 is switched to the opposite state. The counter continues counting. The logic level output from the timer F/F4 is switched to the opposite state again by the counter overflow, and the counter is cleared. The INTTC4 interrupt is generated at this time. Two machine cycles are required for the high- or low-level pulse input to the TC3 pin. Therefore, a maximum frequency to be supplied is fc/2<sup>4</sup> Hz in the NORMAL1 or IDLE1 mode, and fs/2<sup>4</sup> to in the SLOW1/2 or SLEEP1/2 mode. Since the initial value can be set to the timer F/F4 by TC4CR<TFF4>, positive and negative pulses can be generated. Upon reset, the timer F/F4 is cleared to 0. (The logic level output from the PWM4 pin is the opposite to the timer F/F4 logic level.) Since PWREG4 and 3 in the PWM mode are serially connected to the shift register, the values set to PWREG4 and 3 can be changed while the timer is running. The values set to PWREG4 and 3 during a run of the timer are shifted by the INTTC; interrupt request and loaded into PWREG4 and 3. While the timer is stopped, the values are shifted immediately after the programming of PWREG4 and 3. Set the lower byte (PWREG3) and upper byte (PWREG3) in this order to program PWREG4 and 3. (Programming only the lower or upper byte of the register should not be attempted.) If executing the read instruction to PWREG4 and 3 during PWM output, the values set in the shift register is read, but not the values set in PWREG4 and 3. Therefore, after writing to the PWREG4 and 3, reading data of PWREG4 and 3 is previous value until INTTC4 is generated. For the pin used for PWM output, the output latch of the I/O port must be set to 1. - Note 1: In the PWM mode, program the timer register PWREG4 and 3 immediately after the INTTC4 interrupt request is generated (normally in the INTTC4 interrupt service routine.) If the programming of PWREGj and the interrupt request occur at the same time, an unstable value is shifted, that may result in generation of pulse different from the programmed value until the next INTTC4 interrupt request is generated. - Note 2: When the timer is stopped during PWM output, the PWM4 pin holds the output status when the timer is stopped. To change the output status, program TC4CR<TFF4> after the timer is stopped. Do not program TC4CR<TFF4> upon stopping of the timer. Example: Fixing the PWM4 pin to the high level when the TimerCounter is stopped CLR (TC4CR).3: Stops the timer. CLR (TC4CR).7 : Sets the PWM4 pin to the high level. Note 3: To enter the STOP mode, stop the timer and then enter the STOP mode. If the STOP mode is entered without stopping of the timer when fc, fc/2 or fs is selected as the source clock, a pulse is output from the PWM4 pin during the warm-up period time after exiting the STOP mode. Table 8-7 16-Bit PWM Output Mode | | Source Clock | | Reso | olution | Repeated Cycle | | |--------------------|------------------------|------------------------|-------------|-----------------|----------------|-----------------| | NORMAL1/2, | IDLE1/2 mode | SLOW1/2, | | | | | | DV7CK = 0 | DV7CK = 1 | SLEEP1/2<br>mode | fc = 16 MHz | fs = 32.768 kHz | fc = 16 MHz | fs = 32.768 kHz | | fc/2 <sup>11</sup> | fs/2 <sup>3</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | 128 μs | 244.14 μs | 8.39 s | 16 s | | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | _ | 8 µs | - ( | 524.3 ms | - | | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | _ | 2 μs | _ | 131.1 ms | _ | | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | _ | 500ns | 4->> | 32.8 ms | <del>-</del> | | fs | fs | fs | 30.5 μs | 30.5 μs | 2 s | 2 s | | fc/2 | fc/2 | _ | 125 ns | (7) | 8.2 ms | _ | | fc | fc | _ | 62.5 ns | <u> </u> | 4.1 ms | <u> </u> | Example: Generating a pulse with 1-ms high-level width and a period of 32.768 ms (fc = 16.0 MHz) Setting ports LDW (PWREG3), 07D0H LD (TC3CR), 33H Sets the pulse width. : Sets the operating clock to fc/2<sup>3</sup>, and 16-bit PWM output mode (lower byte). LD (TC4CR), 056H : Sets TFF4 to the initial value 0, and 16-bit PWM signal generation mode (upper byte). LD (TC4CR), 05EH : Starts the timer. Figure 8-7 16-Bit PWM Mode Timing Chart (TC3 and TC4) TMP86C845UG ## 8.3.8 16-Bit Programmable Pulse Generate (PPG) Output Mode (TC3 and 4) This mode is used to generate pulses with up to 16-bits of resolution. The timer counter 3 and 4 are cascadable to enter the 16-bit PPG mode. The counter counts up using the internal clock or external clock. When a match between the up-counter and the timer register (PWREG3, PWREG4) value is detected, the logic level output from the timer F/F4 is switched to the opposite state. The counter continues counting. The logic level output from the timer F/F4 is switched to the opposite state again when a match between the up-counter and the timer register (TTREG3, TTREG4) value is detected, and the counter is cleared. The INTTC4 interrupt is generated at this time. Two machine cycles are required for the high- or low-level pulse input to the TC3 pin. Therefore, a maximum frequency to be supplied is fc/2<sup>4</sup> Hz in the NORMAL1 or IDLE1 mode, and fc/2<sup>4</sup> to in the SLOW1/2 or SLEEP1/2 mode. Since the initial value can be set to the timer F/F4 by TC4CR<TFF4>, positive and negative pulses can be generated. Upon reset, the timer F/F4 is cleared to 0. (The logic level output from the $\overline{PPG4}$ pin is the opposite to the timer F/F4.) Set the lower byte and upper byte in this order to program the timer register. (TTREG3 $\rightarrow$ TTREG4, PWREG3 $\rightarrow$ PWREG4) (Programming only the upper or lower byte should not be attempted.) For PPG output, set the output latch of the I/O port to 1. Example: Generating a pulse with 1-ms high-level width and a period of 16.385 ms (fc = 16.0 MHz) Setting ports : Sets the pulse width. LDW (PWREG3), 07D0H LDW (TTREG3), 8002h : Sets the cycle period : Sets the operating clock to fc/2<sup>3</sup>, and16-bit PPG mode (TC3CR), 33H LD (lower byte). Sets TFF4 to the initial value 0, and 16-bit ΙD (TC4CR), 057F PPG mode (upper byte). (TC4CR), 05FH Starts the timer. LD Note 1: In the PPG mode, do not change the PWREG and TTREG settings while the timer is running. Since PWREG and TTREG are not in the shift register configuration in the PPG mode, the new values programmed in PWREG and TTREG are in effect immediately after programming PWREG and TTREG. Therefore, if PWREG and TTREG are changed while the timer is running, an expected operation may not be obtained. Note 2: When the timer is stopped during PPG output, the PPG4 pin holds the output status when the timer is stopped. To change the output status, program TC4CR<TFF4> after the timer is stopped. Do not change TC4CR<TFF4> upon stopping of the timer. Example: Fixing the PPG4 pin to the high level when the TimerCounter is stopped CLR (TC4CR).3: Stops the timer CLR (TC4CR).7: Sets the PPG4 pin to the high level Note 3: i = 3, 4 Figure 8-8 16-Bit PPG Mode Timing Chart (TC3 and TC40) ### 8.3.9 Warm-Up Counter Mode In this mode, the warm-up period time is obtained to assure oscillation stability when the system clocking is switched between the high-frequency and low-frequency. The timer counter 3 and 4 are cascadable to form a 16-bit TimerCouter. The warm-up counter mode has two types of mode; switching from the high-frequency to low-frequency, and vice-versa. Note 1: In the warm-up counter mode, fix TCiCR<TFFi> to 0. If not fixed, the PDOi, PWMi and PPGi pins may output pulses. Note 2: In the warm-up counter mode, only upper 8 bits of the timer register TTREG4 and 3 are used for match detection and lower 8 bits are not used. Note 3: i = 3, 4 # 8.3.9.1 Low-Frequency Warm-up Counter Mode (NORMAL1 → NORMAL2 → SLOW2 → SLOW1) In this mode, the warm-up period time from a stop of the low-frequency clock is to oscillation stability is obtained. Before starting the timer, set SYSCR2<XTEN> to 1 to oscillate the low-frequency clock. When a match between the up-counter and the timer register (TTREG4, 3) value is detected after the timer is started by setting TC4CR<TC4S> to 1, the counter is cleared by generating the INTTC4 interrupt request. After stopping the timer in the INTTC4 interrupt service routine, set SYSCR2<SYSCK> to 1 to switch the system clock from the high-frequency to low-frequency, and then clear of SYSCR2<XTEN> to 0 to stop the high-frequency clock. Table 8-8 Setting Time of Low-Frequency Warm-Up Counter Mode (fs = 32.768 kHz) | Maximum Time Setting<br>(TTREG4, 3 = 0100H) | Maximum Time Setting<br>(TTREG4, 3 = FF00H) | |---------------------------------------------|---------------------------------------------| | 7.81 ms | 1.99 s | Example : After checking low-frequency clock oscillation stability with TC4 and 3, switching to the SLOW1 mode # 8.3.9.2 High-Frequency Warm-Up Counter Mode (SLOW1 → SLOW2 → NORMAL2 → NORMAL1) In this mode, the warm-up period time from a stop of the high-frequency clock fc to the oscillation stability is obtained. Before starting the timer, set SYSCR2<XEN> to 1 to oscillate the high-frequency clock. When a match between the up-counter and the timer register (TTREG4, 3) value is detected after the timer is started by setting TC4CR<TC4S> to 1, the counter is cleared by generating the INTTC4 interrupt request. After stopping the timer in the INTTC4 interrupt service routine, clear SYSCR2<SYSCK> to 0 to switch the system clock from the low-frequency to high-frequency, and then SYSCR2<XTEN> to 0 to stop the low-frequency clock. Table 8-9 Setting Time in High-Frequency Warm-Up Counter Mode | Minimum time (TTREG4, 3 = 0100H) | Maximum time (TTREG4, 3 = FF00H) | |----------------------------------|----------------------------------| | 16 μs | 4.08 ms | Example: After checking high-frequency clock oscillation stability with TC4 and 3, switching to the NORMAL1 mode # 9. Synchronous Serial Interface (SIO) The serial interfaces connect to an external device via SI, SO, and $\overline{\text{SCK}}$ pins. When these pins are used as serial interface, the output latches for each port should be set to "1". ## 9.1 Configuration Note: Set the register of port correctly for the port assigned as serial interface pins. For details, see the description of the input/output port control register. Figure 9-1 Synchronous Serial Interface (SIO) ## 9.2 Control SCK The SIO is controlled using the serial interface control register (SIOCR1). The operating status of the serial interface can be inspected by reading the status register (SIOCR1). | Serial Interface Control Register | | | | | | | | | | | | |-----------------------------------|--------------------------------------------------------------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------------|---------------------|------|---------------------------------------------------------------------------|-----------------------------------------|---|------------------------------------------|-------------------------------|-----| | SIOCR1 7 6 5 4 3 2 1 | | | | 1 | 0 | | | | | | | | (0026H) | SIOS | SIOINH | SIC | )M | SIOE | DIR | SCK | | (Initial value: 00 | 00 0000) | | | | <u> </u> | | • | | | | | | | | 1 | | | ecify start/sto | p of transf | er | 0: Stop<br>1: Start | | | | | | | | | | SIOINH Forcibly stops transfer (Note 1) 0: - 1: Forcibly stop (Automatically cleared to "0" after stopping) | | | | | ping) | | | | | | | | SIOM | Se | lects transfer | mode | | 00: Transmit mode 01: Receive mode 10: Transmit/receive mode 11: Reserved | | | | | | | | SIODII | R Se | Selects direction of transfer 0: MSB (Transfer beginning with bit7) 1: LSB (Transfer beginning with bit0) | | | | | | | | | | | | | | | | | NORMA<br>TBTCR<br><dv7ck></dv7ck> | 2 | DLE1/2 modes TBTCR <dv7ck> = "1"</dv7ck> | SLOW/SLEEP<br>mode | R/W | | | | | | | .( | 000 | fc/2 <sup>12</sup><br>fc/2 <sup>8</sup> | | fs/2 <sup>4</sup><br>fc/2 <sup>8</sup> | fs/2 <sup>4</sup><br>Reserved | | 010 011 100 101 110 111 Note 1: When SIOCR1<SIOINH> is set to "1", SIOCR1<SIOS>, SIOSR register, SIORDB register and SIOTDB register are initialized fc/27 fc/26 fc/2<sup>5</sup> fc/24 fc/23 fc/27 fc/26 fc/2<sup>5</sup> fc/24 fc/2<sup>3</sup> External clock (Input from SCK pin) Reserved Reserved Reserved Reserved Reserved Note 2: Transfer mode, direction of transfer and serial clock must be select during the transfer is stopping (when SIOSR<SIOF> "0"). Note 3: fc: High-frequency clock [Hz], fs: Low-frequency clock [Hz], \*: Don't care Selects serial clock ## Serial Interface Status Register SIOSR 7 6 5 4 3 2 1 0 (0027H) SIOF SEF TXF RXF TXERR RXERR (Initial value: 0010 00\*\*) | SIOF | Serial transfer operation status monitor | 0: Transfer finished 1: Transfer in progress | | |-------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | SEF | Number of clocks monitor | 0: 8 clocks<br>1: 1 to 7 clocks | Read | | TXF | Transmit buffer empty flag | Data exists in transmit buffer No data exists in transmit buffer | only | | RXF | Receive buffer full flag | O: No data exists in receive buffer 1: Data exists in receive buffer | | | TXERR | Transfer operation error flag | Read 0: – (No error exist) 1: Transmit buffer under run occurs in an external clock mode Write 0: Clear the flag 1: – (A write of "1" to this bit is ignored) | R/W | | RXERR | Receive operation error flag | Read 0: – (No error exist) 1: Receive buffer over run occurs in an external clock mode Write 0: Clear the flag 1: – (A write of "1" to this bit is ignored) | r/W | Note 1: The operation error flag (TXERR and RXERR) are not automatically cleared by stopping transfer with SIOCR1<SIOS> "0". Therefore, set these bits to "0" for clearing these error flag. Or set SIOCR1<SIOINH> to "1". Note 2: \*: Don't care #### Receive buffer register | SIORDB | 7 | 6 | 5 (4 | 3 2 1 | 0 | Read only | |---------|---|---|-------------|-------|---|----------------------------| | (0028H) | | | | | | (Initial value: 0000 0000) | | _ | | | $(O/\wedge$ | | | | Transmit buffer register SIOTDB 7 6 5 4 3 2 1 0 Write only (10028H) (Initial value: \*\*\*\*\*\*\*\*) Note 1: SIOTDB is write only register. A bit manipulation should not be performed on the transmit buffer register using a read-modify-write instruction. Note 2: The SIOTDB should be written after checking SIOSR<TXF> "1". When SIOSR<TXF> is "0", the writing data can't be transferred to SIOTDB even if write instruction is executed to SIOTDB Note 3: \*: Don't care #### 9.3 Function #### 9.3.1 Serial clock #### 9.3.1.1 Clock source The serial clock can be selected by using SIOCR1<SCK>. When the serial clock is changed, the writing instruction to SIOCR1<SCK> should be executed while the transfer is stopped (when SIOSR<SIOF>"0") #### (1) Internal clock Setting the SIOCR1<SCK> to other than "111B" outputs the clock (shown in " Table 9-1 Serial Clock Rate (fc = 16 MHz, fs = 32.768kHz) ") as serial clock outputs from $\overline{SCK}$ pin. At the before beginning or finishing of a transfer, $\overline{SCK}$ pin is kept in high level. When writing (in the transmit mode) or reading (in the receive mode) data can not follow the serial clock rate, an automatic-wait function is executed to stop the serial clock automatically and hold the next shift operation until reading or writing is completed (shown in "Figure 9-2 Automatic-wait Function (Example of transmit mode)"). The maximum time from releasing the automatic-wait function by reading or writing a data is 1 cycle of the selected serial clock until the serial clock comes out from $\overline{SCK}$ pin. Figure 9-2 Automatic-wait Function (Example of transmit mode) Table 9-1 Serial Clock Rate (fc = 16 MHz, fs = 32.768kHz) | | | SLOW1/2, SLEEP1/2 Mode | | | | | | |-----|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------|-------------|-------------------|-----------|--| | | TBTCR <d'< td=""><td>V7CK&gt; = "0"</td><td>TBTCR<d\< td=""><td>/7CK&gt; = "1"</td><td>Serial Clock</td><td>Baud Rate</td></d\<></td></d'<> | V7CK> = "0" | TBTCR <d\< td=""><td>/7CK&gt; = "1"</td><td>Serial Clock</td><td>Baud Rate</td></d\<> | /7CK> = "1" | Serial Clock | Baud Rate | | | SCK | Serial Clock | Baud Rate | Serial Clock | Baud Rate | Serial Clock | Daud Rate | | | 000 | fc/2 <sup>12</sup> | 3.906 kbps | fs/2 <sup>4</sup> | 2048 bps | fs/2 <sup>4</sup> | 2048 bps | | | 001 | fc/2 <sup>8</sup> | 62.5 kbps | fc/2 <sup>8</sup> | 62.5 kbps | Reserved | - | | | 010 | fc/2 <sup>7</sup> | 125 kbps | fc/2 <sup>7</sup> | 125 kbps | Reserved | - | | | 011 | fc/2 <sup>6</sup> | 250 kbps | fc/2 <sup>6</sup> | 250 kbps | Reserved | - | | | 100 | fc/2 <sup>5</sup> | 500 kbps | fc/2 <sup>5</sup> | 500 kbps | Reserved | - | | | 101 | fc/2 <sup>4</sup> | 1.00 Mbps | fc/2 <sup>4</sup> | 1.00 Mbps | Reserved | - | | | 110 | fc/2 <sup>3</sup> | 2.00 Mbps | fc/2 <sup>3</sup> | 2.00 Mbps | Reserved | | | **TMP86C845UG** #### (2) External clock When an external clock is selected by setting SIOCR1<SCK> to "111B", the clock via the SCK pin from an external source is used as the serial clock. To ensure shift operation, the serial clock pulse width must be 4/fc or more for both "H" and "L" levels. Figure 9-3 External Clock ## 9.3.1.2 Shift edge The leading edge is used to transmit data, and the trailing edge is used to receive data (1) Leading edge shift Data is shifted on the leading edge of the serial clock (falling edge of the SCK pin input/output). (2) Trailing edge shift Data is shifted on the trailing edge of the serial clock (rising edge of the SCK pin input/output). Figure 9-4 Shift Edge #### 9.3.2 Transfer bit direction Transfer data direction can be selected by using SIOCR1<SIODIR>. The transfer data direction can't be set individually for transmit and receive operations. When the data direction is changed, the writing instruction to SIOCR1<SIODIR> should be executed while the transfer is stopped (when SIOCR1<SIOF>= "0") Figure 9-5 Transfer Bit Direction (Example of transmit mode) #### 9.3.2.1 Transmit mode ## (1) MSB transmit mode MSB transmit mode is selected by setting SIOCR1<SIODIR> to "0", in which case the data is transferred sequentially beginning with the most significant bit (Bit7). #### (2) LSB transmit mode LSB transmit mode is selected by setting SIOCR1<SIODIR> to "1", in which case the data is transferred sequentially beginning with the least significant bit (Bit0). #### 9.3.2.2 Receive mode #### (1) MSB receive mode MSB receive mode is selected by setting SIOCR1<SIODIR> to "0", in which case the data is received sequentially beginning with the most significant bit (Bit7). #### (2) LSB receive mode LSB receive mode is selected by setting SIOCR1<SIODIR> to "1", in which case the data is received sequentially beginning with the least significant bit (Bit0). #### 9.3.2.3 Transmit/receive mode #### (1) MSB transmit/receive mode MSB transmit/receive mode are selected by setting SIOCR1<SIODIR> to "0" in which case the data is transferred sequentially beginning with the most significant bit (Bit7) and the data is received sequentially beginning with the most significant (Bit7). #### (2) LSB transmit/receive mode LSB transmit/receive mode are selected by setting SIOCR1<SIODIR> to "1", in which case the data is transferred sequentially beginning with the least significant bit (Bit0) and the data is received sequentially beginning with the least significant (Bit0). ## 9.3.3 Transfer modes Transmit, receive and transmit/receive mode are selected by using SIOCR1 SIOM>. #### 9.3.3.1 Transmit mode Transmit mode is selected by writing "00B" to SIOCR1<SIOM>. #### (1) Starting the transmit operation Transmit mode is selected by setting "00B" to SIOCR1<SIOM>. Serial clock is selected by using SIOCR1<SCK>. Transfer direction is selected by using SIOCR1<SIODIR>. When a transmit data is written to the transmit buffer register (SIOTDB), SIOSR<TXF> is cleared to "0". After SIOCR1<SIOS> is set to "1", SIOSR<SIOF> is set synchronously to "1" the falling edge of SCK pin. The data is transferred sequentially starting from SO pin with the direction of the bit specified by SIOCR1<SIODIR>, synchronizing with the SCK pin's falling edge. SIOSR<SEF> is kept in high level, between the first clock falling edge of SCK pin and eighth clock falling edge. SIOSR<TXF> is set to "1" at the rising edge of pin after the data written to the SIOTDB is transferred to shift register, then the INTSIO interrupt request is generated, synchronizing with the next falling edge on $\overline{SCK}$ pin. - Note 1: In internal clock operation, when SIOCR1<SIOS> is set to "1", transfer mode does not start without writing a transmit data to the transmit buffer register (SIOTDB). - Note 2: In internal clock operation, when the SIOCR1<SIOS> is set to "1", SIOTDB is transferred to shift register after maximum 1-cycle of serial clock frequency, then a serial clock is output from SCK pin. - Note 3: In external clock operation, when the falling edge is input from SCK pin after SIOCR1<SIOS> is set to "1", SIOTDB is transferred to shift register immediately. #### (2) During the transmit operation When data is written to SIOTDB, SIOSR<TXF> is cleared to "0". In internal clock operation, in case a next transmit data is not written to SIOTDB, the serial clock stops to "H" level by an automatic-wait function when all of the bit set in the SIOTDB has been transmitted. Automatic-wait function is released by writing a transmit data to SIOTDB. Then, transmit operation is restarted after maximum 1-cycle of serial clock. When the next data is written to the SIOTDB before termination of previous 8-bit data with SIOSR<TXF> "1", the next data is continuously transferred after transmission of previous data. In external clock operation, after SIOSR<TXF> is set to "1", the transmit data must be written to SIOTDB before the shift operation of the next data begins. If the transmit data is not written to SIOTDB, transmit error occurs immediately after shift operation is started. Then, INTSIO interrupt request is generated after SIOSR<TXERR> is set to "1". ## (3) Stopping the transmit operation There are two ways for stopping transmits operation. - The way of clearing SIOCR1<SIOS>. When SIOCR1<SIOS> is cleared to "0", transmit operation is stopped after all transfer of the data is finished. When transmit operation is finished, SIOSR<SIOF> is cleared to "0" and SO pin is kept in high level. In external clock operation, SIOCR1<SIOS> must be cleared to "0" before SIOSR<SEF> is set to "1" by beginning next transfer. - The way of setting SIOCR1<SIOINH>. Transmit operation is stopped immediately after SIOCR1<SIOINH> is set to "1". In this case, SIOCR1<SIOS>, SIOSR register, SIORDB register and SIOTDB register are initialized. Figure 9-6 Example of Internal Clock and MSB Transmit Mode Figure 9-7 Exaple of External Clock and MSB Transmit Mode Figure 9-8 Hold Time of the End of Transmit Mode ## (4) Transmit error processing Transmit errors occur on the following situation. Shift operation starts before writing next transmit data to SIOTDB in external clock operation If transmit errors occur during transmit operation, SIOSR<TXERR> is set to "1" immediately after starting shift operation. Synchronizing with the next serial clock falling edge, INTSIO interrupt request is generated. If shift operation starts before writing data to SIOTDB after SIOCR1<SIOS> is set to "1", SIOSR<TXERR> is set to "1" immediately after shift operation is started and then INTSIO interrupt request is generated. SIO pin is kept in high level when SIOSR<TXERR> is set to "1". When transmit error occurs, transmit operation must be forcibly stop by writing SIOCR1<SIOINH> to "1". In this case, SIOCR1<SIOS>, SIOSR register, SIORDB register and SIOTDB register are initialized. Figure 9-9 Example of Transmit Error Processingme #### 9.3.3.2 Receive mode The receive mode is selected by writing "01B" to SIOCR<SIOM>. #### (1) Starting the receive operation Receive mode is selected by setting "01" to SIOCR1<SIOM>. Serial clock is selected by using SIOCR1<SCK>. Transfer direction is selected by using SIOCR1<SIODIR>. After SIOCR1<SIOS> is set to "1", SIOSR<SIOF> is set synchronously to "1" the falling edge of $\overline{SCK}$ pin. Synchronizing with the SCK pin's rising edge, the data is received sequentially from SI pin with the direction of the bit specified by SBIDIR<SIODIR>. SIOSR<SEF> is kept in high level, between the first clock falling edge of SCK pin and eighth clock falling edge. When 8-bit data is received, the data is transferred to SIORDB from shift register. INTSIO interrupt request is generated and SIOSR<RXF> is set to "1" Note: In internal clock operation, when the SIOCR1<SIOS> is set to "1", the serial clock is generated from SCK pin after maximum 1-cycle of serial clock frequency. #### (2) During the receive operation The SIOSR<RXF> is cleared to "0" by reading a data from SIORDB. In the internal clock operation, the serial clock stops to "H" level by an automatic-wait function when the all of the 8-bit data has been received. Automatic-wait function is released by reading a received data from SIORDB. Then, receive operation is restarted after maximum 1-cycle of serial clock. In external clock operation, after SIOSR<RXF> is set to "1", the received data must be read from SIORDB, before the next data shift-in operation is finished. If received data is not read out from SIORDB receive error occurs immediately after shift operation is finished. Then INTSIO interrupt request is generated after SIOSR<RXERR> is set to "1". ## (3) Stopping the receive operation There are two ways for stopping the receive operation. - The way of clearing SIOCR1<SIOS>. When SIOCR1<SIOS> is cleared to "0", receive operation is stopped after all of the data is finished to receive. When receive operation is finished, SIOSR<SIOF> is cleared to "0". In external clock operation, SIOCR1<SIOS> must be cleared to "0" before SIOSR<SEF> is set to "1" by starting the next shift operation. - The way of setting SIOCR1<SIOINH>. Receive operation is stopped immediately after SIOCR1<SIOINH> is set to "1". In this case, SIOCR1<SIOS>, SIOSR register, SIORDB register and SIOTDB register are initialized. Figure 9-10 Example of Internal Clock and MSB Receive Mode Figure 9-11 Example of External Clock and MSB Receive Mode #### (4) Receive error processing Receive errors occur on the following situation. To protect SIORDB and the shift register contents, the received data is ignored while the SIOSR<RXERR> is "1". • Shift operation is finished before reading out received data from SIORDB at SIOSR<RXF> is "1" in an external clock operation. If receive error occurs, set the SIOCR1<SIOS> to "0" for reading the data that received immediately before error occurence. And read the data from SIORDB. Data in shift register (at errors occur) can be read by reading the SIORDB again. When SIOSR<RXERR> is cleared to "0" after reading the received data, SIOSR<RXF> is cleared to "0". After clearing SIOCR1<SIOS> to "0", when 8-bit serial clock is input to SCK pin, receive operation is stopped. To restart the receive operation, confirm that SIOSR<SIOF> is cleared to "0". If the receive error occurs, set the SIOCR1<SIOINH> to "1" for stopping the receive operation immediately. In this case, SIOCR1<SIOS>, SIOSR register, SIORDB register and SIOTDB register are initialized. Figure 9-12 Example of Receive Error Processing Note: If receive error is not corrected, an interrupt request does not generate after the error occurs. #### 9.3.3.3 Transmit/receive mode The transmit/receive mode are selected by writing "10" to SIOCR1<SIOM>. #### (1) Starting the transmit/receive operation Transmit/receive mode is selected by writing "10B" to SIOCR1<SIOM>. Serial clock is selected by using SIOCR1<SIODIR>. When a transmit data is written to the transmit buffer register (SIOTDB), SIOSR<TXF> is cleared to "0". After SIOCR1<SIOS> is set to "1", SIOSR<SIOF> is set synchronously to the falling edge of SCK pin. The data is transferred sequentially starting from SO pin with the direction of the bit specified by SIOCR1<SIODIR>, synchronizing with the SCK pin's falling edge. And receiving operation also starts with the direction of the bit specified by SIOCR1<SIODIR>, synchronizing with the SCK pin's rising edge. SIOSR<SEF> is kept in high level between the first clock falling edge of SCK pin and eighth clock falling edge. SIOSR<TXF> is set to "1" at the rising edge of $\overline{SCK}$ pin after the data written to the SIOTDB is transferred to shift register. When 8-bit data has been received, the received data is transferred to SIORDB from shift register, then the INTSIO interrupt request occurs, synchronizing with setting SIOSR<RXF> to "1". - Note 1: In internal clock operation, when the SIOCR1<SIOS> is set to "1", SIOTDB is transferred to shift register after maximum 1-cycle of serial clock frequency, then a serial clock is output from SCK pin. - Note 2: In external clock operation, when the falling edge is input from SCK pin after SIOCR1<SIOS> is set to "1", SIOTDB is transferred to shift register immediately. When the rising edge is input from SCK pin, receive operation also starts. #### (2) During the transmit/receive operation When data is written to SIOTDB, SIOSR<TXF> is cleared to "0" and when a data is read from SIORDB, SIOSR<RXF> is cleared to "0". In internal clock operation, in case of the condition described below, the serial clock stops to "H" level by an automatic-wait function when all of the bit set in the data has been transmitted. - Next transmit data is not written to SIOTDB after reading a received data from SIORDB. - Received data is not read from SIORDB after writing a next transmit data to SIOTDB. - Neither SIOTDB nor SIORDB is accessed after transmission. The automatic wait function is released by writing the next transmit data to SIOTDB after reading the received data from SIORDB, or reading the received data from SIORDB after writing the next data to SIOTDB. Then, transmit/receive operation is restarted after maximum 1 cycle of serial clock. In external clock operation, reading the received data from SIORDB and writing the next data to SIOTDB must be finished before the shift operation of the next data begins. If the transmit data is not written to SIOTDB after SIOSR<TXF> is set to "1", transmit error occurs immediately after shift operation is started. When the transmit error occurred, SIOSR<TXERR> is set to "1". If received data is not read out from SIORDB before next shift operation starts after setting SIOSR<RXF> to "1", receive error occurs immediately after shift operation is finished. When the receive error has occurred, SIOSR<RXERR> is set to "1". #### (3) Stopping the transmit/receive operation There are two ways for stopping the transmit/receive operation. set to "1" by beginning next transfer. - The way of clearing SIOCR1<SIOS>. When SIOCR1<SIOS> is cleared to "0", transmit/receive operation is stopped after all transfer of the data is finished. When transmit/receive operation is finished, SIOSR<SIOF> is cleared to "0" and SO pin is kept in high level. In external clock operation, SIOCR1<SIOS> must be cleared to "0" before SIOSR<SEF> is - The way of setting SIOCR1<SIOINH>. Transmit/receive operation is stopped immediately after SIOCR1<SIOINH> is set to "1". In this case, SIOCR1<SIOS>, SIOSR register, SIORDB register and SIOTDB register are initialized. Figure 9-13 Example of Internal Clock and MSB Transmit/Receive Mode Figure 9-14 Example of External Clock and MSB Transmit/Receive Mode #### (4) Transmit/receive error processing Transmit/receive errors occur on the following situation. Corrective action is different, which errors occur transmits or receives. #### (a) Transmit errors Transmit errors occur on the following situation. • Shift operation starts before writing next transmit data to SIOTDB in external clock operation. If transmit errors occur during transmit operation, SIOSR<TXERR> is set to "1" immediately after starting shift operation. And INTSIO interrupt request is generated after all of the 8-bit data has been received. If shift operation starts before writing data to SIOTDB after SIOCR1<SIOS> is set to "1", SIOSR<TXERR> is set immediately after starting shift operation. And INTSIO interrupt request is generated after all of the 8-bit data has been received. SO pin is kept in high level when SIOSR<TXERR> is set to "1". When transmit error occurs, transmit operation must be forcibly stop by writing SIOCR1<SIOINH> to "1" after the received data is read from SIORDB. In this case, SIOCR1<SIOS>, SIOSR register, SIORDB register and SIOTDB register are initialized. Figure 9-15 Example of Transmit/Receive (Transmit) Error Processing #### (b) Receive errors Receive errors occur on the following situation. To protect SIORDB and the shift register contents, the received data is ignored while the SIOSR<RXERR> is "1". • Shift operation is finished before reading out received data from SIORDB at SIOSR<RXF> is "1" in an external clock operation. If receive error occurs, set the SIOCR1<SIOS> to "0" for reading the data that received immediately before error occurence. And read the data from SIORDB. Data in shift register (at errors occur) can be read by reading the SIORDB again. When SIOSR<RXERR> is cleared to "0" after reading the received data, SIOSR<RXF> is cleared to "0". After clearing SIOCR1<SIOS> to "0", when 8-bit serial clock is input to SCK pin, receive operation is stopped. To restart the receive operation, confirm that SIOSR<SIOF> is cleared to "0". If the received error occurs, set the SIOCR1<SIOINH> to "1" for stopping the receive operation immediately. In this case, SIOCR1<SIOS>, SIOSR register, SIORDB register and SIOTDB register are initialized. Figure 9-16 Example of Transmit/Receive (Receive) Error Processing Figure 9-17 Hold Time of the End of Transmit/Receive Mode # 10. 10-bit AD Converter (ADC) The TMP86C845UG have a 10-bit successive approximation type AD converter. ### 10.1 Configuration The circuit configuration of the 10-bit AD converter is shown in Figure 10-1. It consists of control register ADCCR1 and ADCCR2, converted value register ADCDR1 and ADCDR2, a DA converter, a sample-hold circuit, a comparator, and a successive comparison circuit. Note: Before using AD converter, set appropriate value to I/O port register conbining a analog input port. For details, see the section on "I/O ports". Figure 10-1 10-bit AD Converter ### 10.2 Register configuration The AD converter consists of the following four registers: 1. AD converter control register 1 (ADCCR1) This register selects the analog channels and operation mode (Software start or repeat) in which to perform AD conversion and controls the AD converter as it starts operating. 2. AD converter control register 2 (ADCCR2) This register selects the AD conversion time and controls the connection of the DA converter (Ladder resistor network). 3. AD converted value register 1 (ADCDR1) This register used to store the digital value fter being converted by the AD converter. 4. AD converted value register 2 (ADCDR2) This register monitors the operating status of the AD converter. #### AD Converter Control Register 1 | ADCCR1 | 7 | 6 | 5 | 4 | 3 | 2 1 | 0 | _ (\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | |---------|------|----|---|-------|---|------|---|------------------------------------------| | (001CH) | ADRS | AM | D | AINDS | | SAIN | | (Initial value: 0001 0000) | | ADRS | AD conversion start | 0:<br>1: AD conversion start | | |-------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | AMD | AD operating mode | 00: AD operation disable 01: Software start mode 10: Reserved 11: Repeat mode | | | AINDS | Analog input control | 0: Analog input enable 1: Analog input disable | | | SAIN | Analog input channel select | 0000: AIN0 0001: AIN1 0010: AIN2 0011: AIN3 0100: AIN4 0101: AIN5 0110: AIN6 0111: AIN7 1000: Reserved 1001: Reserved 1010: Reserved 1101: Reserved 1101: Reserved 1110: Reserved 1110: Reserved 1111: Reserved 1111: Reserved | R/W | - Note 1: Select analog input channel during AD converter stops (ADCDR2<ADBF> = "0"). - Note 2: When the analog input channel is all use disabling, the ADCCR1<AINDS> should be set to "1". - Note 3: During conversion, Do not perform port output instruction to maintain a precision for all of the pins because analog input port use as general input port. And for port near to analog input, Do not input intense signaling of change. - Note 4: The ADCCR1<ADRS> is automatically cleared to "0" after starting conversion. - Note 5: Do not set ADCCR1<ADRS> newly again during AD conversion. Before setting ADCCR1<ADRS> newly again, check ADCDR2<EOCF> to see that the conversion is completed or wait until the interrupt signal (INTADC) is generated (e.g., interrupt handling routine). - Note 6: After STOP or SLOW/SLEEP mode are started, AD converter control register1 (ADCCR1) is all initialized and no data can be written in this register. Therfore, to use AD converter again, set the ADCCR1 newly after returning to NORMAL1 or NORMAL2 mode. #### AD Converter Control Register 2 | ADCCR2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---|---|--------|-----|---|-----|---|-----|----------------------------| | (001DH) | | | IREFON | "1" | | ACK | | "0" | (Initial value: **0* 000*) | | IREFON | DA converter (Ladder resistor) connection control | 0:<br>1: | Connected only during AD conversion<br>Always connected | | |--------|------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------|-----| | ACK | AD conversion time select (Refer to the following table about the conversion time) | 000:<br>001:<br>010:<br>011:<br>100:<br>101:<br>110:<br>111: | 39/fc Reserved 78/fc 156/fc 312/fc 624/fc 1248/fc Reserved | R/W | Note 1: Always set bit0 in ADCCR2 to "0" and set bit4 in ADCCR2 to "1" Note 2: When a read instruction for ADCCR2, bit6 to 7 in ADCCR2 read in as undefined data. Note 3: After STOP or SLOW/SLEEP mode are started, AD converter control register2 (ADCCR2) is all initialized and no data can be written in this register. Therfore, to use AD converter again, set the ADCCR2 newly after returning to NORMAL1 or NORMAL2 mode. Table 10-1 ACK setting and Conversion time | | | | / | | | | | | |---------------|-----------------|---------|----------|----------|----------|----------|----------|----------| | Condition ACK | Conversion time | 16 MHz | 8 MHz | 4 MHz | 2 MHz | 10 MHz | 5 MHz | 2.5 MHz | | 000 | 39/fc | - | | // | 19.5 μs | ) | - | 15.6 μs | | 001 | | | (()) | Rese | rved | // | | | | 010 | 78/fc | - ( | | 19.5 μs | 39.0 μs | \<br>- | 15.6 μs | 31.2 μs | | 011 | 156/fc | - (( | 19.5 μs | 39.0 μs | 78.0 μs | 15.6 μs | 31.2 μs | 62.4 μs | | 100 | 312/fc | 19.5 μs | 39.0 μs | 78.0 μs | 156.0 μs | 31.2 μs | 62.4 μs | 124.8 μs | | 101 | 624/fc | 39.0 μs | 78.0 μs | 156.0 μs | -<br>1) | 62.4 μs | 124.8 μs | - | | 110 | 1248/fc | 78.0 μs | 156.0 μs | ((/-//^ | - | 124.8 μs | - | - | | 111 | | | | Rese | rved | | | | Note 1: Setting for "-" in the above table are inhibited. fc: High Frequency oscillation clock [Hz] Note 2: Set conversion time setting should be kept more than the following time by Analog reference voltage (VAREF). - VAREF = 4.5 to 5.5 V 15.6 $\mu s$ and more - VAREF = 2.7 to 5.5 V 31.2 $\mu s$ and more #### AD Converted value Register 1 | ADCDR1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------|------|------|------|------|------|------|------|------|----------------------------| | (001FH) | AD09 | AD08 | AD07 | AD06 | AD05 | AD04 | AD03 | AD02 | (Initial value: 0000 0000) | #### AD Converted value Register 2 | ADCDR2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------|------|------|------|---|---|---|---|----------------------------| | (001EH) | AD01 | AD00 | EOCF | ADBF | | | | | (Initial value: 0000 ****) | | EOCF | AD conversion end flag | Before or during conversion Conversion completed | Read | |------|-------------------------|-------------------------------------------------------|------| | ADBF | AD conversion BUSY flag | During stop of AD conversion During AD conversion | only | Note 1: The ADCDR2<EOCF> is cleared to "0" when reading the ADCDR1. Therfore, the AD conversion result should be read to ADCDR2 more first than ADCDR1. Note 2: The ADCDR2<ADBF> is set to "1" when AD conversion starts, and cleared to "0" when AD conversion finished. It also is cleared upon entering STOP mode or SLOW mode . Note 3: If a read instruction is executed for ADCDR2, read data of bit3 to bit0 are unstable. #### 10.3 Function #### 10.3.1 Software Start Mode After setting ADCCR1<AMD> to "01" (software start mode), set ADCCR1<ADRS> to "1". AD conversion of the voltage at the analog input pin specified by ADCCR1<SAIN> is thereby started. After completion of the AD conversion, the conversion result is stored in AD converted value registers (ADCDR1, ADCDR2) and at the same time ADCDR2<EOCF> is set to 1, the AD conversion finished interrupt (INTADC) is generated. ADRS is automatically cleared after AD conversion has started. Do not set ADCCR1<ADRS> newly again (Restart) during AD conversion. Before setting ADRS newly again, check ADCDR2<EOCF> to see that the conversion is completed or wait until the interrupt signal (INTADC) is generated (e.g., interrupt handling routine). Figure 10-2 Software Start Mode #### 10.3.2 Repeat Mode AD conversion of the voltage at the analog input pin specified by ADCCR1<SAIN> is performed repeatedly. In this mode, AD conversion is started by setting ADCCR1<ADRS> to "1" after setting ADCCR1<AMD> to "11" (Repeat mode). After completion of the AD conversion, the conversion result is stored in AD converted value registers (ADCDR1, ADCDR2) and at the same time ADCDR2<EOCF> is set to 1, the AD conversion finished interrupt (INTADC) is generated. In repeat mode, each time one AD conversion is completed, the next AD conversion is started. To stop AD conversion, set ADCCR1<AMD> to "00" (Disable mode) by writing 0s. The AD convert operation is stopped immediately. The converted value at this time is not stored in the AD converted value register. ### 10.3.3 Register Setting - 1. Set up the AD converter control register 1 (ADCCR1) as follows: - Choose the channel to AD convert using AD input channel select (SAIN). - Specify analog input enable for analog input control (AINDS). - Specify AMD for the AD converter control operation mode (software or repeat mode). - 2. Set up the AD converter control register 2 (ADCCR2) as follows: - Set the AD conversion time using AD conversion time (ACK). For details on how to set the conversion time, refer to Figure 10-1 and AD converter control register 2. - Choose IREFON for DA converter control. - 3. After setting up (1) and (2) above, set AD conversion start (ADRS) of AD converter control register 1 (ADCCR1) to "1". If software start mode has been selected, AD conversion starts immediately. - 4. After an elapse of the specified AD conversion time, the AD converted value is stored in AD converted value register 1 (ADCDR1) and the AD conversion finished flag (EOCF) of AD converted value register 2 (ADCDR2) is set to "1", upon which time AD conversion interrupt INTADC is generated - 5. EOCF is cleared to "0" by a read of the conversion result. However, if reconverted before a register read, although EOCF is cleared the previous conversion result is retained until the next conversion is completed. Example :After selecting the conversion time 19.5 µs at 16 MHz and the analog input channel AIN3 pin, perform AD conversion once. After checking EOCF, read the converted value, store the lower 2 bits in address 0009EH nd store the upper 8 bits in address 0009FH in RAM. The operation mode is software start mode. | | : (port setting) | ; | ;Set port register approrriately before setting AD converter registers. | |--------|------------------|---------------------|-------------------------------------------------------------------------| | | : | : | (Refer to section I/O port in details) | | | LD | (ADCCR1), 00100011B | ; Select AIN3 | | | LD | (ADCCR2), 11011000B | ;Select conversion time(312/fc) and operation mode | | | SET | (ADCCR1) . 7 | ; ADRS = 1(AD conversion start) | | SLOOP: | TEST | (ADCDR2) . 5 | ;EOCF=1? | | | JRS | T, SLOOP | | | | | | \$ 2 | | | LD | A , (ADCDR2) | ; Read result data | | | LD | (9EH) , A | | | | LD | A , (ADCDR1) | ; Read result data | | | LD | (9FH), A | | | | | | / / | ### 10.4 STOP/SLOW Modes during AD Conversion When standby mode (STOP or SLOW mode) is entered forcibly during AD conversion, the AD convert operation is suspended and the AD converter is initialized (ADCCR1 and ADCCR2 are initialized to initial value). Also, the conversion result is indeterminate. (Conversion results up to the previous operation are cleared, so be sure to read the conversion results before entering standby mode (STOP or SLOW mode).) When restored from standby mode (STOP or SLOW mode), AD conversion is not automatically restarted, so it is necessary to restart AD conversion. Note that since the analog reference voltage is automatically disconnected, there is no possibility of current flowing into the analog reference voltage. ### 10.5 Analog Input Voltage and AD Conversion Result The analog input voltage is corresponded to the 10-bit digital value converted by the AD as shown in Figure 10-4. Figure 10-4 Analog Input Voltage and AD Conversion Result (Typ.) #### 10.6 Precautions about AD Converter #### 10.6.1 Analog input pin voltage range Make sure the analog input pins (AIN0 to AIN7) are used at voltages within VAREF to AVSS. If any voltage outside this range is applied to one of the analog input pins, the converted value on that pin becomes uncertain. The other analog input pins also are affected by that. #### 10.6.2 Analog input shared pins The analog input pins (AIN0 to AIN7) are shared with input/output ports. When using any of the analog inputs to execute AD conversion, do not execute input/output instructions for all other ports. This is necessary to prevent the accuracy of AD conversion from degrading. Not only these analog input shared pins, some other pins may also be affected by noise arising from input/output to and from adjacent pins. #### 10.6.3 Noise Countermeasure The internal equivalent circuit of the analog input pins is shown in Figure 10-5. The higher the output impedance of the analog input source, more easily they are susceptible to noise. Therefore, make sure the output impedance of the signal source in your design is $5 \text{ k}\Omega$ or less. Toshiba also recommends attaching a capacitor external to the chip. Figure 10-5 Analog Input Equivalent Circuit and Example of Input Pin Processing # 11. Input/Output Circuitry ### 11.1 Control Pins The input/output circuitries of the TMP86C845UG control pins are shown below. Note 1: The TEST pin of the TMP86PM47/PH47 does not have a pull-down resistor and protect diode (D<sub>1</sub>). Fix the TEST pin at low-level in MCU mode. Note 2: The input circuitry of RESET pin of TMP86C845 is diffeernt from TMP86PM47/PH47's one. ### 11.2 Input/Output Ports Note: In TMP86PM47/PH47, P04 to P01, P17, 16, P14 and P13 are hysteresis inputs. ### 12. Electrical Characteristics ### 12.1 Absolute Maximum Ratings The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded. | - | $(V_{SS})$ | = | Λ | V | |---|------------|---|---|---| | | VSS | _ | υ | v | | Parameter | Symbol | Pins | Rating | Unit | |---------------------------------|---------------------|-----------------|-------------------------------|--------| | Supply voltage | $V_{DD}$ | | -0.3 to 6.5 | | | Input voltage | V <sub>IN</sub> | | -0.3 to V <sub>DD</sub> + 0.3 | V | | Output voltage | V <sub>OUT</sub> | | -0.3 to V <sub>DD</sub> + 0.3 | $\vee$ | | | I <sub>OUT1</sub> | P1, P3, P4 port | -1.8 | | | Output current (Per 1 pin) | I <sub>OUT2</sub> | P1, P3 port | 3.2 | | | | I <sub>OUT3</sub> | P0, P2, P4 port | 30 | mA | | Output current (Total) | Σ l <sub>OUT1</sub> | P1, P3 port | 60 | | | Output current (Total) | Σ l <sub>OUT2</sub> | P0, P2, P4 port | 80 | | | Power dissipation [Topr = 85°C] | PD | | 250 | mW | | Soldering temperature (Time) | Tsld | | 260 (10 s) | | | Storage temperature | Tstg | | -55 to 125 | °C | | Operating temperature | Topr | | -40 to 85 | | ### 12.2 Recommended Operating Condition The recommended operating conditions for a device are operating conditions under which it can be guaranteed that the device will operate as specified. If the device is used under operating conditions other than the recommended operating conditions (supply voltage, operating temperature range, specified AC/DC values etc.), malfunction may occur. Thus, when designing products which include this device, ensure that the recommended operating conditions for the device are always adhered to. $(V_{SS} = 0 \text{ V, Topr} = -40 \text{ to } 85^{\circ}\text{C})$ | Parameter | Symbol | Pins | | Condition | Min | Max | Unit | |--------------------------------|------------------|----------------------------|-------------------------|-------------------------|----------------------|----------------------|------| | | | $\mathcal{A}$ | fc = 8 MHz | NORMAL1, 2 mode | 2.7 | | | | | | | IC - O IVII IZ | IDLE0, 1, 2 mode | 2.1 | ] | | | Supply voltage V <sub>DD</sub> | | $\Rightarrow$ $(\bigcirc)$ | fs = 32.768 | SLOW1, 2 mode | 2.7 | 5.5 | | | | | | kHz | SLEEP0, 1, 2 mode | 2.1 | | | | | | | | STOP mode | 2.0 | | | | | V <sub>IH1</sub> | Except hysteresis input | V <sub>DD</sub> ≥ 4.5 V | | $V_{DD} \times 0.70$ | V <sub>DD</sub> | V | | Input high level | V <sub>IH2</sub> | Hysteresis input | VDD | v <sub>DD</sub> ≥ 4.5 v | | | | | | V <sub>IH3</sub> | | V <sub>DD</sub> < 4.5 V | | $V_{DD} \times 0.90$ | | | | | $V_{IL1}$ | Except hysteresis input | V <sub>DD</sub> ≥ 4.5 V | | | $V_{DD}\times 0.30$ | | | Input low level | V <sub>IL2</sub> | Hysteresis input | VDD | | 0 | $V_{DD}\times 0.25$ | | | | V <sub>IL3</sub> | | V <sub>DD</sub> < 4.5 V | V <sub>DD</sub> < 4.5 V | | $V_{DD} \times 0.10$ | | | Clock frequency | fc | XIN, XOUT | V <sub>DD</sub> = 2.7 V | to 5.5 V | 1.0 | 8.0 | MHz | | Clock irequelley | fs | XTIN, XTOUT | | | 30.0 | 34.0 | kHz | ### 12.3 DC Characteristics $(V_{SS} = 0 \text{ V, Topr} = -40 \text{ to } 85^{\circ}\text{C})$ | Parameter | Symbol | Pins | Condition | Min | Тур. | Max | Unit | |------------------------------------|------------------|----------------------------------------|---------------------------------------------------------------|-------------------------------------------|------|-----|------| | Hysteresis voltage | $V_{HS}$ | Hysteresis input | | - < | 0.9 | - | ٧ | | | I <sub>IN1</sub> | I <sub>IN1</sub> TEST | | - | | | | | Input current | I <sub>IN2</sub> | Sink open drain,<br>Tri-state | V <sub>DD</sub> = 5.5 V<br>V <sub>IN</sub> = 5.5 V/0 V | | ±2 | μΑ | | | | I <sub>IN3</sub> | RESET, STOP | <u> </u> | $\langle ( \langle / / \rangle ) \rangle$ | | | | | Input resistance | R <sub>IN1</sub> | TEST pull-down | | 7/-/ | 70 | - | kΩ | | input resistance | R <sub>IN2</sub> | RESET pull-up | | 100 | 200 | 450 | | | Output leakage | I <sub>LO1</sub> | Sink open drain | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = 5.5 V | | - | 2 | μА | | current | I <sub>LO2</sub> | Tri-state | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = 5.5 V/0 V | <u>\</u> - | - \( | ±2 | μΑ | | Output high voltage | V <sub>OH</sub> | Tri-state port | $V_{DD} = 4.5 \text{ V}, V_{OH} = -0.7 \text{ mA}$ | 4.1 | 12 | \ - | V | | Output low current | V <sub>OL</sub> | Except XOUT, XTOUT,<br>P0, P4, P2 port | V <sub>DD</sub> = 4.5 V, V <sub>OL</sub> = 1.6 mA | - 🔷 | (Q) | 0.4 | | | | I <sub>OL</sub> | High current port (P0, P2, P4 port) | V <sub>DD</sub> = 4.5 V, V <sub>OL</sub> = 1.0 V | - | 20 | IJ- | mA | | Supply current in NORMAL1, 2 mode | | | V <sub>DD</sub> = 5.5 V<br>V <sub>IN</sub> = 5.3 V/0.2 V | _( | 4.0 | 6.2 | IIIA | | Supply current in IDLE0, 1, 2 mode | ] | | fc = 8 MHz<br>fs = 32.768 kHz | (7/5) | 2.8 | 4.5 | | | Supply current in SLOW1 mode | I <sub>DD</sub> | | | <del>-</del> | 6 | 18 | | | Supply current in SLEEP1 mode | | | $V_{DD}$ = 3.0 V<br>$V_{IN}$ = 2.8 V/0.2 V<br>fs = 32.768 kHz | // - | 4 | 15 | | | Supply current in SLEEP0 mode | | | 13 7 32.7 00 NI IZ | _ | 4 | 13 | μА | | Supply current in STOP mode | | | V <sub>DD</sub> = 5.5 V<br>V <sub>IN</sub> = 5.3 V/0.2 V | _ | 0.5 | 10 | | Note 1: Typical values show those at Topr = $25^{\circ}$ C, $V_{DD} = 5$ V Note 2: Input current ( $I_{IN1}$ , $I_{IN3}$ ): The current through pull-up or pull-down resistor is not included. Note 3: $I_{DD}$ does not include $I_{REF}$ current. #### 12.4 AD Conversion Characteristics $(V_{SS} = 0.0 \text{ V}, 4.5 \text{ V to } 5.5 \text{ V}, \text{Topr} = -40 \text{ to } 85^{\circ}\text{C})$ | Parameter | Symbol | Condition | Min | Тур. | Max | Unit | |--------------------------------------------------|-------------------|-------------------------------------------------------------------------------------|----------------------------------------|------|-------------------|------| | Analog reference voltage | $V_{AREF}$ | | A <sub>VDD</sub> – 1.0 | //- | A <sub>VDD</sub> | | | Power supply voltage of analog control circuit | $A_{VDD}$ | | (V <sub>DD</sub> | | | V | | Analog reference voltage range | $\Delta V_{AREF}$ | | 3.5 | | _ | | | Analog input voltage | $V_{AIN}$ | | V <sub>SS</sub> (( | // 🖯 | V <sub>AREF</sub> | | | Power supply current of analog reference Voltage | I <sub>REF</sub> | $V_{DD} = A_{VDD} = V_{AREF} = 5.5 \text{ V}$<br>$V_{SS} = A_{VSS} = 0.0 \text{ V}$ | | 0.6 | 1.0 | mA | | Non linearity error | | | | ) - | ±2 | | | Zero point error | | $V_{DD} = A_{VDD} = 5.0 \text{ V}$<br>$V_{SS} = A_{VSS} = 0.0 \text{ V}$ | | - | +2 | LSB | | Full scale error | | $V_{AREF} = 5.0 \text{ V}$ | | - < | ±2 | LOD | | Total error | | | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | -6 | ±2 | | (V<sub>SS</sub> = 0.0 V, 2.7 V to 4.5 V, Topr = -40 to 85°C) | | | | | | コしノノ | | | |--------------------------------------------------|-------------------|-------------------------------------------------------------------------------------|------------------------|-----------------|-------------------|------|--| | Parameter | Symbol | Condition | Min | Тур. | Max | Unit | | | Analog reference voltage | V <sub>AREF</sub> | 4() | A <sub>VDD</sub> – 1.0 | | $A_{VDD}$ | | | | Power supply voltage of analog control circuit | $A_{VDD}$ | | (7/ | V <sub>DD</sub> | | V | | | Analog reference voltage range | $\Delta V_{AREF}$ | | 2.5 | <i>)</i> - | - | | | | Analog input voltage | V <sub>AIN</sub> | | V <sub>SS</sub> | - | V <sub>AREF</sub> | | | | Power supply current of analog reference voltage | I <sub>REF</sub> | $V_{DD} = A_{VDD} = V_{AREF} = 4.5 \text{ V}$<br>$V_{SS} = A_{VSS} = 0.0 \text{ V}$ | | 0.5 | 0.8 | mA | | | Non linearity error | | <u> </u> | - | - | ±2 | | | | Zero point error | | $V_{DD} = A_{VDD} = 2.7 \text{ V}$<br>$V_{SS} = A_{VSS} = 0.0 \text{ V}$ | _ | - | ±2 | LSB | | | Full scale error | | V <sub>AREF</sub> = 2.7 V | _ | - | ±2 | LOD | | | Total error | $((// \le)$ | | - | - | ±2 | | | - Note 1: The total error includes all errors except a quantization error, and is defined as a maximum deviation from the ideal conversion line. - Note 2: Conversion time is different in recommended value by power supply voltage. About conversion time, please refer to "Register Configuration". - Note 3: Please use input voltage to AIN input Pin in limit of V<sub>AREF</sub> V<sub>SS</sub>. When voltage of range outside is input, conversion value becomes unsettled and gives affect to other channel conversion value. - Note 4: Analog Reference Voltage Range: $\Delta V_{AREF} = V_{AREF} V_{SS}$ #### 12.5 AC Characteristics $(V_{SS} = 0 \text{ V}, V_{DD} = 2.7 \text{ to } 5.5 \text{ V}, \text{Topr} = -40 \text{ to } 85^{\circ}\text{C})$ | Parameter | Symbol | Condition | Min | Тур. | Max | Unit | |------------------------------|------------------|-----------------------------------------------------------|-------|-------|-------|------| | Machine cycle time | | NORMAL1, 2 mode | 0.5 | | 4 | μs | | | to. | IDLE0, 1, 2 mode | 0.5 | | | | | | tcy | SLOW1, 2 mode | 117.6 | | 133.3 | | | | | SLEEP0, 1, 2 mode | 117.0 | | 133.3 | | | High level clock pulse width | t <sub>WCH</sub> | For external clock operation (XIN input) fc = 8 MHz | 62/ | (/ 5) | - | ns | | Low level clock pulse width | t <sub>WCL</sub> | | | 02.5 | | | | High level clock pulse width | t <sub>WSH</sub> | For external clock operation (XTIN input) fs = 32.768 kHz | | 7 | | | | Low level clock pulse width | t <sub>WSL</sub> | | | 15.26 | | μ\$ | ## 12.6 Recommended Oscillating Conditions - (1) High-frequency Oscillation - (2) Low-frequency Oscillation - Note 1: To ensure stable oscillation, the resonator position, load capacitance, etc. must be appropriate. Because these factors are greatly affected by board patterns, please be sure to evaluate operation on the board on which the device will actually be mounted. - Note 2: For the resonators to be used with Toshiba microcontrollers, we recommend ceramic resonators manufactured by Murata Manufacturing Co., Ltd. - For details, please visit the website of Murata at the following URL: http://www.murata.co.jp ### 12.7 Handling Precaution - The solderability test conditions for lead-free products (indicated by the suffix G in product name) are shown below. 1. When using the Sn-37Pb solder bath Solder bath temperature = 230 °C Dipping time = 5 seconds Number of times = once R-type flux used 2. When using the Sn-3.0Ag-0.5Cu solder bath Solder bath temperature = 245 °C Dipping time = 5 seconds Number of times = once R-type flux used Note: The pass criteron of the above test is as follows: Solderability rate until forming ≥ 95 % - When using the device (oscillator) in places exposed to high electric fields such as cathode-ray tubes, we recommend electrically shielding the package in order to maintain normal operating condition. # 13. Package Dimension This is a technical document that describes the operating functions and electrical specifications of the 8-bit microcontroller series TLCS-870/C (LSI). Toshiba provides a variety of development tools and basic software to enable efficient software development. These development tools have specifications that support advances in microcomputer hardware (LSI) and can be used extensively. Both the hardware and software are supported continuously with version updates. The recent advances in CMOS LSI production technology have been phenomenal and microcomputer systems for LSI design are constantly being improved. The products described in this document may also be revised in the future. Be sure to check the latest specifications before using. Toshiba is developing highly integrated, high-performance microcomputers using advanced MOS production technology and especially well proven CMOS technology. We are prepared to meet the requests for custom packaging for a variety of application areas. We are confident that our products can satisfy your application needs now and in the future.