TOSHIBA CCD Linear Image Sensor CCD (Charge Coupled Device) # **TCD2918BFG** TOSHIBA CCD Linear Image Sensor CCD (Charge Coupled Device) # TCD2918BFG The TCD2918BFG is a high sensitive and low dark current 10680 elements $\times$ 3 lines output CCD color linear image sensor. The device contains a row of 10680 elements $\times$ 3 lines photodiodes which provide 48 lines/mm across a A4 size paper. The device is operated by 3.3 V pulse and 10 V power supply. #### **Features** - Number of Image Sensing Elements: 10680 elements × 3 lines - Image Sensing Element Size: 2.625 $\mu$ m by 8.4 $\mu$ m on 2.625 $\mu$ m center - Photo Sensing Region: High sensitive PN photodiode - Clock: 2-phase (3.3 V) - Power Supply Voltage: 10 V (typ.) - Distanced between Photodiode Array: 31.5 μm (12 lines) R array G array, G array B array - Internal Circuit: Clamp circuitPackage: 22 pin CLCC - Color Filter: Red, Green, Blue # **ABSOLUTE MAXIMUM RATINGS (Note 1)** | Characteristic | Symbol | Rating | Unit | |-----------------------|------------------|---------------|------| | Clock pulse voltage | $V_{\phi}$ | | | | Shift pulse voltage | VsH | | | | Reset pulse voltage | V <sub>RS</sub> | -0.3 to +8.0 | V | | Clamp pulse voltage | V <sub>CP</sub> | | | | Switch pulse voltage | Vsw | | | | Power supply voltage | V <sub>OD</sub> | -0.3 to +13.5 | ٧ | | Operating temperature | T <sub>opr</sub> | 0 to 60 | °C | | Storage temperature | T <sub>stg</sub> | -25 to +85 | °C | Note 1: All voltages are with respect to SS terminals (ground). None of the ABSOLUTE MAXIMUM RATINGS must be exceeded, even instantaneously. If any one of the ABSOLUTE MAXIMUM RATINGS is exceeded, the electrical characteristics, reliability and life time of the device cannot be guaranteed. If the ABSOLUTE MAXIMUM RATINGS are exceeded, the device can be permanently damaged or degraded. Create a system design in such a manner that any of the ABSOLUTE MAXIMUM RATINGS will not be exceeded under any circumstances. # Pin Connections (top view) ### **Circuit Diagram** 2 #### **Pin Names** | Pin No. | Symbol | Name | Pin No. | Symbol | Name | |---------|--------|-------------------------------------|---------|--------|--------------------------------------| | 1 | SS | Ground | 22 | SW | Switch gate for Hi/Lo amplifier gain | | 2 | φС | Last stage transfer clock | 21 | NC | Non connection | | 3 | φ1B | Last stage transfer clock (phase 1) | 20 | OD | Power supply | | 4 | RS | Reset gate | 19 | OS3 | Output signal 3 (Red) | | 5 | СР | Clamp gate | 18 | OS2 | Output signal 2 (Green) | | 6 | SS | Ground | 17 | OS1 | Output signal 1 (Blue) | | 7 | NC | Non connection | 16 | NC | Non connection | | 8 | NC | Non connection | 15 | NC | Non connection | | 9 | φ1A2 | Transfer clock 2 (phase 1) | 14 | φ2A2 | Transfer clock 2 (phase 2) | | 10 | φ1A1 | Transfer clock 1 (phase 1) | 13 | ф2А1 | Transfer clock 1 (phase 2) | | 11 | SS | Ground | 12 | SH | Shift gate | # Arrangement of 1st Effective Pixel (S1) Optical/Electrical Characteristics (1200 dpi, High Gain Mode) Ta = 25°C, Vod = 10 V, $V_{\phi} = V$ SH = VRS = VCP = 3.3 V (pulse), $f_{\phi} = 2.5$ MHz, fRS = 5.0 MHz, tint (integration time) = 11 ms, light source = A light source + CM500S (t = 1.0 mm) | Characteristics | | Symbol | Min | Тур. | Max | Unit | Note | | |-------------------------------|-------|-----------------|------|------|------|----------|-----------|--| | | Red | R <sub>R</sub> | 13.2 | 18.9 | 24.6 | V/lx·s | | | | Sensitivity | Green | RG | 14.2 | 20.3 | 26.4 | | (Note 2) | | | | Blue | R <sub>B</sub> | 7.7 | 11.1 | 14.5 | | | | | Photo rooponeo non unifo | | | _ | 10 | 20 | % | (Note 3) | | | Photo response non uniformity | | PRNU (3) | _ | 3 | 12 | mV | (Note 4) | | | Register imbalance | | RI — 1 | | _ | % | (Note 5) | | | | Saturation output voltage | | VSAT | 2.0 | 2.5 | _ | V | (Note 6) | | | Saturation exposure | | SE | 0.07 | 0.12 | _ | lx⋅s | (Note 7) | | | Dark signal voltage | | VDRK | _ | 0.3 | 2.0 | mV | (Note 8) | | | Dark signal non uniformity | / | DSNU | _ | 2.0 | 10.0 | mV | (Note o) | | | DC power dissipation | | PD | _ | 320 | 450 | mW | _ | | | Total transfer efficiency | | TTE | 92 | 98 | _ | % | _ | | | Output impedance | | ZO | _ | 60 | 250 | Ω | _ | | | DC output signal voltage | | Vos | 4.0 | 5.25 | 6.0 | V | (Note 0) | | | Reset noise | | VRSN | _ | 0.75 | _ | V | (Note 9) | | | Random noise | | N <sub>Dσ</sub> | _ | 2.2 | _ | mV | (Note 10) | | Optical/Electrical Characteristics (1200 dpi, Low Gain Mode) Ta = 25°C, VoD = 10 V, V $_{\phi}$ = VsH = Vrs = VcP = 3.3 V (pulse), f $_{\phi}$ = 2.5 MHz, frs = 5.0 MHz, tint (integration time) = 11 ms, light source = A light source + CM500S (t = 1.0 mm) | Characteristics | | Symbol | Min | Тур. | Max | Unit | Note | |----------------------------|-------------------------------|-----------------|------|------|------|--------|-----------| | | Red | RR | 9.7 | 13.9 | 18.1 | | | | Sensitivity | Green | RG | 10.6 | 15.2 | 19.8 | V/lx·s | (Note 2) | | | Blue | RB | 5.6 | 8.1 | 10.6 | | | | | | PRNU (1) | _ | 10 | 20 | % | (Note 3) | | Photo response non unito | Photo response non uniformity | | _ | 3 | 12 | mV | (Note 4) | | Register imbalance | | RI | _ | 1 | _ | % | (Note 5) | | Saturation output voltage | | VSAT | 1.9 | 2.1 | _ | V | (Note 6) | | Saturation exposure | | SE | 0.09 | 0.13 | _ | lx⋅s | (Note 7) | | Dark signal voltage | | VDRK | _ | 0.2 | 2.0 | mV | (Note 0) | | Dark signal non uniformity | 1 | DSNU | _ | 2.0 | 10.0 | mV | (Note 8) | | DC power dissipation | | PD | _ | 320 | 450 | mW | _ | | Total transfer efficiency | | TTE | 92 | 98 | _ | % | _ | | Output impedance | | ZO | _ | 60 | 250 | Ω | _ | | DC output signal voltage | | Vos | 4.0 | 5.25 | 6.0 | V | (Note C) | | Reset noise | | VRSN | _ | 0.5 | _ | V | (Note 9) | | Random noise | | N <sub>Dσ</sub> | _ | 1.6 | _ | mV | (Note 10) | - Note 2: Sensitivity is defined for each color of signal outputs average when the photosensitive surface is applied with the light of uniform illumination and uniform color temperature. - Note 3: PRNU (1) is defined for each color on a single chip by the expressions below when the photosensitive surface is applied with the light of uniform illumination and uniform color temperature, where measured approximately 1000 mV of signal output. $$PRNU(1) = \frac{\Delta X}{\overline{X}} \times 100 \, (\%)$$ $\overline{X}$ : Average of total signal outputs $\Delta X$ : The maximum deviation from $\overline{X}$ - Note 4: PRNU (3) is defined as the maximum voltage with next pixel, where measured approximately 50 mV of signal output. - Note 5: Register imbalance is defined as follows. $$RI = \frac{10679}{\sum |Xn - X(n+1)|} \times 100 \text{ (\%)}$$ - Note 6: VSAT is defined as the minimum saturation output voltage of all effective pixels. Condition is over exposure situation and VOD = 9.5 V. - Note 7: Definition of SE: $$SE = \frac{V_{SAT}}{R_G}$$ Note 8: VDRK is defined as average dark signal voltage of all effective pixels. DSNU is defined by the difference between average value (VDRK) and the maximum value of the dark voltage. Note 9: DC output signal voltage is defined as follows. Reset noise voltage is defined as follows. Note 10: Random noise is defined as the standard deviation (sigma) of the output level difference between two adjacent effective pixels under no illumination (i.e. dark condition) calculated by the following procedure. - 1) Two adjacent pixels (pixel n and n+1) in one reading are fixed as measurement points. - 2) Each of the output levels at video output periods averaged over 200 ns period to get V(n) and V(n+1). - 3) V(n+1) is subtracted from V(n) to get $\Delta V$ . $$\Delta V = V(n) - V(n+1)$$ 4) The standard deviation of $\Delta V$ is calculated after procedure 2) and 3) are repeated 30 times (30 readings). $$\overline{\Delta V} = \frac{1}{30} \sum_{i=1}^{30} |\Delta V_i|$$ $$\sigma = \sqrt{\frac{1}{30} \sum_{i=1}^{30} \left( |\Delta Vi| - \overline{\Delta V} \right)^2}$$ - 5) Procedure 2), 3) and 4) are repeated 10 times to get sigma value. - 6) 10 sigma values are averaged. $$\overline{\sigma} = \frac{1}{10} \sum_{j=1}^{10} \sigma_j$$ 7) $\bar{\sigma}$ value calculated using the above procedure is observed $\sqrt{2}$ times larger than that measured relative to the ground level. So we specify the random noise as follows. $$ND_{\sigma} = \frac{1}{\sqrt{2}} \bar{\sigma}$$ # **Recommended Operating Conditions (Ta = 25°C)** For best performance, the device should be used within the Recommended Operating Conditions. | Characteristics | Symbol | Min | Тур. | Max | Unit | | | |------------------------|-----------|----------------------------------|------|------|------|------|--| | Clock pulse voltage | "H" level | V <sub><math>\phi</math>1A</sub> | 3.1 | 3.3 | 5.5 | V | | | Clock pulse voltage | "L" level | $V_{\phi 2A}$ | 0 | 0 | 0.1 | V | | | Last stage clock pulse | "H" level | V <sub><math>\phi</math>1B</sub> | 3.1 | 3.3 | 5.5 | V | | | voltage | "L" level | $V_{\phi C}$ | 0 | 0 | 0.1 | V | | | Chift pulse voltage | "H" level | Vou | 3.1 | 3.3 | 5.5 | V | | | Shift pulse voltage | "L" level | VsH | 0 | 0 | 0.1 | | | | Switch pulse voltage | "H" level | Vou | 3.1 | 3.3 | 5.5 | V | | | Switch pulse voltage | "L" level | V <sub>SW</sub> | 0 | 0 | 0.1 | ] ' | | | Deact pulse valtage | "H" level | V | 3.1 | 3.3 | 5.5 | ., | | | Reset pulse voltage | "L" level | V <sub>RS</sub> | 0 | 0 | 0.1 | V | | | Clamp pulse velters | "H" level | V | 3.1 | 3.3 | 5.5 | ,, I | | | Clamp pulse voltage | "L" level | VCP | 0 | 0 | 0.1 | V | | | Power supply voltage | | V <sub>OD</sub> | 9.5 | 10.0 | 10.5 | V | | # Clock Characteristics (Ta = 25°C) For best performance, the device should be used within the Recommended Operating Conditions. | Characteristics | Symbol | Min | Тур. | Max | Unit | | |------------------------------|-----------|-------------------------------------|------|-----|------|-----| | Clock pulse frequency | | $f_{\varphi}$ | 2.5 | 2.5 | 35.0 | MHz | | Reset pulse frequency | | fRS | 5.0 | 5.0 | 35.0 | MHz | | Clamp pulse frequency | | fcP | 5.0 | 5.0 | 35.0 | MHz | | Clock(1A) capacitance | (Note 11) | C <sub>ф</sub> 1A | _ | 95 | _ | pF | | Clock(2A) capacitance | (Note 11) | C <sub>ф2</sub> A | _ | 100 | _ | pF | | Last stage clock capacitance | (Note 11) | C <sub>∮1B</sub> , C <sub>∮</sub> C | _ | 7 | _ | pF | | Shift gate capacitance | | Csh | _ | 16 | _ | pF | | Switch gate capacitance | | Csw | _ | 16 | _ | pF | | Reset gate capacitance | | C <sub>RS</sub> | _ | 7 | _ | pF | | Clamp gate capacitance | | Сср | _ | 7 | _ | pF | Note 11: VOD = 10 V, Input capacitance per a pin. # **Clocking Mode** | Mode | | | SH | φ1A,<br>φ2A | ф1В | φС | RS | СР | SW | |--------------|------|----------|-------|-------------|-----|-------|-------|-------|----------| | | High | 1200 dpi | Pulse | Pulse | φ1Α | Pulse | Pulse | Pulse | "L" | | Bit clamp | gain | 600 dpi | Puise | Fuise | φ1 | Α | ruise | Fuise | <u>L</u> | | / Line clamp | Low | 1200 dpi | Pulse | Dulas | φ1Α | Pulse | Pulse | Pulse | "H" | | | gain | | Pulse | Pulse | φ1 | Α | Puise | ruise | П | ### Timing Chart 1: 1200 dpi Mode (Bit Clamp Mode) # Timing Chart 2: 1200 dpi Mode (Line Clamp Mode) #### Timing Chart 3: 600 dpi Mode (Bit Clamp Mode) # Timing Chart 4: 600 dpi Mode (Line Clamp Mode) ### **Timing Requirements** Note 12: Keep the RS and CP pins "L" level. ### Cross point timing (Clock pulse voltage 3.3 V) ### Cross point timing (Clock pulse voltage 5.0 V) | Characteristics | Symbol | Min | Typ.<br>(Note 13) | Max | Unit | |---------------------------------------------------|----------|------|-------------------|------|------| | Dulan timing of CLI and 14 | t1 | 120 | 200 | 2500 | ns | | Pulse timing of SH and φ1 | t5 | 1000 | 1075 | 2500 | ns | | SH pulse rise time, fall time | t2, t4 | 0 | 10 | _ | ns | | SH pulse width | t3 | 3000 | 3500 | _ | ns | | Pulse timing of SH and RS | t6 | 500 | _ | _ | ns | | φ1A1, φ1A2, φ2A1, φ2A2 pulse width (Note 14) | t7 | 10 | 90 | _ | ns | | φ1A1, φ1A2, φ2A1, φ2A2 pulse rise time, fall time | t8, t9 | 0 | 15 | _ | ns | | RS pulse rise time, fall time | t10, t11 | 0 | 10 | _ | ns | | RS pulse width | t12 | 8 | 15 | _ | ns | | Pulse timing of RS and CP | t13 | 0 | 0 | _ | ns | | ruise tilling of NS and Gr | t14 | 8 | 50 | | ns | | Pulse timing of φ1B and CP | t15 | 0 | 40 | | ns | | Pulse timing of φC and CP | us | U | 40 | _ | 115 | | CP pulse rise time, fall time | t16, t17 | 0 | 10 | _ | ns | | CP pulse width | t18 | 8 | 40 | _ | ns | | Video data delay time | t19 | _ | 8 | _ | ns | Note 13: Measured with fRS = 5 MHz. Note 14: Pulse width is the period when voltage difference between $\phi 1$ and $\phi 2$ is over 3.0 V. Observe the specification strictly because of normal transfer efficiency. # **Typical Spectral Response** 15 # **Typical Drive Circuit (High Speed)** 16 # **Typical Drive Circuit (Low Speed)** IC1: 74LCX04 #### **Cautions** #### 1. Electrostatic Breakdown Store in shorting clip or in conductive foam to avoid electrostatic breakdown. CCD Image Sensor is protected against static electricity, but inferior puncture mode device due to static electricity is sometimes detected. In handing the device, it is necessary to execute the following static electricity preventive measures, in order to prevent the trouble rate increase of the manufacturing system due to static electricity. - Prevent the generation of static electricity due to friction by making the work with bare hands or by putting on cotton gloves and non-charging working clothes. - Discharge the static electricity by providing earth plate or earth wire on the floor, door or stand of the work room. - c. Ground the tools such as soldering iron, radio cutting pliers of or pincer. - d. Ionized air is recommended for discharge when handling CCD image sensors. It is not necessarily required to execute all precaution items for static electricity. It is all right to mitigate the precautions by confirming that the trouble rate within the prescribed range. #### 2. Incident Light CCD sensor is sensitive to infrared light. Note that infrared light component degrades resolution and PRNU of CCD sensor. #### 3. Cloudiness of Glass Inside CCD surface mount products may have a haze on the inside of glass, so be careful about following. Even if the haze arises inside of glass, when it is not on the pixel area, there is no problem in quality. Before the aluminum bag is opened, please keep the products in the environment below 30°C·90 %RH. And after the aluminum bag is opened, please keep the products in the environment below 30°C·60 %RH. Please mount the products within 12 months from sealed date and within 6 months from opening the aluminum bag. (Sealed date is printed on aluminum bag.) #### 4. Ultrasonic Cleaning Ultrasonic cleaning should not be used with such hermetically-sealed ceramic package as CCD because the bonding wires can become disconnected due to resonance during the cleaning process. #### 5. Mounting In the case of solder mounting, the devices should be mounted with the window glass protective tape in order to avoid dust or dirt included in reflow machine. #### 6. Window Glass Protective Tape The window glass protective tape is manufactured from materials in which static charges tend to build up. When removing the tape from CCD sensor after solder mounting, install an ionizer to prevent the tape from being charged with static electricity. When the tape is removed, adhesives will remain in the glass surface. Since these adhesives appear as black or white flaws on the image, please wipe the window glass surface with the cloth into which the organic solvent was infiltrated. Then please attach CCD to a product. Do not reuse the tape. #### 7. Soldering Temperature Profile Good temperature profile for each soldering method is as follows. In addition, in case of the repair work accompanied by IC removal, since the degree of parallel may be spoiled with the left solder, please do not carry out and in case of the repair work not accompanied by IC removal, carry out with a soldering iron or , in reflow, only one time. - a. Using a soldering iron - Complete soldering within three seconds for lead temperatures of up to 350°C. - b. Using long infrared rays reflow / hot air reflow Please do reflow at the condition that the package surface (electrode) temperature is on the solder maker's recommendation profile. And that reflow profile is within below condition 1 to 3. - 1. Peak temperature: 250°C or less. - 2. Time to keep high temperature: 220 to 250°C, 30 to 40 s. - 3. Pre. heat: 150 to 190°C, 60 to 120 s #### 8. Window Glass The dust and stain on the glass window of the package degrade optical performance of CCD sensor. Keep the glass window clean by saturating a cotton swab in alcohol and lightly wiping the surface, and allow the glass to dry, by blowing with filtered dry N2. Care should be taken to avoid mechanical or thermal shock because the glass window is easily to damage. #### 9. Cleaning Method of the Window Glass Surface Wiping Cloth - a. Use soft cloth with a fine mesh. - b. The wiping cloth must not cause dust from itself. - c. Use a clean wiping cloth necessarily. #### Cleaner When using solvents, such as alcohol, unavoidably, it is cautious of the next. - a. A clean thing with quick-drying. - b. After liquid dries, there needs to be no residual substance. - c. A thing safe for a human body. And, please observe the use term of a solvent and use the storage container of a solvent to be clean. Be cautious of fire enough. #### Way of Cleaning First, the surface of window glass is wiped with the wiping cloth into which the cleaner was infiltrated. Please wipe down the surface of window glass at least 2 times or more. Next, the surface of window glass wipes with the dry wiping cloth. Please wipe down the surface of window glass at least 3 times or more. Finally, blow cleaning is performed by dry N<sub>2</sub> filtered. If operator wipes the surface of the window glass with the above-mentioned process and dirt still remains, TOSHIBA recommends repeating the clean operation from the beginning. Be cautious of the next thing. - a. Don't infiltrate the cleaner too much. - b. A wiping portion is performed into the optical range and don't touch the edge of window glass. - c. Be sure to wipe in a long direction and the same direction. - d. A wiping cloth always uses an unused portion. #### 10. Foot Pattern on the PCB We recommend fig.1 's foot pattern for your PCB(Printed Circuit Board). Unit: mm #### 11. Mask for Solder Paste Application We recommend metal mask that have the following thickness. ·Thickness: 0.2 mm. And we recommend that the opened area size on the metal mask is 95 % to 100 % for pads on solder. #### 12. Temperature Cycle After mounting, if temperature cycle stress is too much, CCD surface mount products have a possibility that a crack may arise in solder. As a method of preventing a solder crack, underfill is effective. #### 13. Reuse of a Tray We reuse tray in order to reduce plastic waste as we can. Please cooperate with us in reusing for ecology. #### 14. Caution for Package Handling Over force on CCD products may cause crack and chip removing on the product. The three point bending strength of this product is the following. (Reference data) If the stress is loaded far from a fulcrum, the stress on the package will be increase. When you will treat CCD on every process, please be careful particularly. For example, soldering on PCB, cutting PCB, wiping on the glass surface, optical assemble and so on. #### **Bending Test** #### •22CLCC Bearing length 13 mm: The force from upside: 300 [N] The force from downside: 200 [N] Bearing length 36 mm: The force from upside: 150 [N] The force from downside: 80 [N] # Application Note (Reference Only): Timing Chart (300 dpi Bit Clamp Mode) # Application Note (Reference Only): Timing Chart (300 dpi Line Clamp Mode) # Application Note (Reference Only): Timing Chart (300 dpi Bit Clamp Mode) Wide Sampling Period Timing # Application Note (Reference Only): Timing Chart (300 dpi Line Clamp Mode) Wide Sampling Period timing # Timing Example (300 dpi Mode/ $f\phi$ = 20 MHz/fdata = 10 MHz) ### **Package Dimensions** WQFN22-C-R240-1.27 $0.60 \pm 0.15$ Almina Ceramic package Unitimm GLASS (1,00) 0,60±0,15 $\Theta$ (0) $1.27 \pm 0.15$ (1'00) B: 1'20 = 0'13 N 0 A:No.1 SENSOR ELEMENT(S1) TO EDGE OF PACKAGE 17 B:TOP OF CHIP TO BOTTOM OF PACKAGE 15 28,04(2,625 um×10680) 11 p=1,27×10=12,70±0,15 Z 72 Z $\overline{Z}$ 77 $\square$ Z 22 72 N Z 22 22 Index Mark A: 8,35±0,15 Index Mark . (V=1'2) LHICKNE22 CF¥22 Index Mark 3,05 ± 0,15 90'0∓SS'0 40'52 9'10-0'12 5,80±0,28 27 #### RESTRICTIONS ON PRODUCT USE Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product". - TOSHIBA reserves the right to make changes to the information in this document and related Product without notice. - This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission. - Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS. - PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website. - · Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part. - Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations. - The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise. - ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT. - Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations. - Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS. #### TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION https://toshiba.semicon-storage.com/