

TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic

# TC74VHC9164FK

8-Bit Shift Register (Parallel-IN/ Serial-OUT, Serial -IN/ Parallel -OUT)

The TC74VHC9164 is an ultra-high-speed 8-Bit Shift Register fabricated using silicon-gate CMOS technology. The TC74VHC9164 combines low power consumption of CMOS with Schottky TTL speeds.

The TC74VHC9164 has parallel data inputs/outputs, a serial input and a serial output. It converts parallel data into serial data or vice versa.

When P/S CONT is Low, Q/D1 to Q/D8 are configured as parallel data outputs. At this time, the SI input is serially loaded on the rising edges of CK and unloaded from the Q/D1 to Q/D8 outputs in parallel. When  $\overline{\text{CLR/LOAD}}$  input is Low, all flip-flops are asynchronously reset, irrespective of the CK state.

When P/S CONT is High, Q/D1 to  $\overline{Q/D8}$  are configured as parallel data inputs. At this time, when  $\overline{CLR/LOAD}$  is Low, Q/D1 to Q/D8 latch data in parallel asynchronously from the CK input.

All the inputs have hysteresis between the positive-going and negative-going thresholds. Thus the TC74VHC9164 is capable of squaring up transitions of slowly changing input signals and provides an improved noise immunity.

Additionally, all the inputs have a newly developed protection circuit without a diode returned to VCC. This enables the inputs to be tolerant of up to 5.5 volts even when power supply is down. The input power-down protection capability makes the TC74VHC9164 ideal for a wide range of applications, such as interfacing between different voltages, voltage translation from 5 V to 3 V and battery back-up circuits.

#### **Features**

- High speed:  $f_{max} = 149 \text{ MHz}$  (typ.) at  $V_{CC} = 5 \text{ V}$
- Low power dissipation:  $ICC = 4 \mu A \text{ (max)}$  at  $Ta = 25^{\circ}C$
- Power down protection is provided on all inputs.
- Balanced propagation delays: tpLH ≃tpHL
- Wide operating voltage range: VCC (opr) = 2 to 5.5 V



Weight VSSOP16-P-0030-0.50 : 0.02 g (typ.)

1



## **Pin Assignment**



### **Truth Table**

|          | Input    | S  | Parallel Outputs/Inputs Function |                                                                                                      | Function                                                                                        |  |  |  |  |
|----------|----------|----|----------------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--|--|--|--|
| P/S CONT | CLR/LOAD | SI | CK                               | Q/D1·····Q/D8                                                                                        |                                                                                                 |  |  |  |  |
| L        | Х        | Х  | Х                                |                                                                                                      | Q/D1 to Q/D8 are configured as parallel outputs.                                                |  |  |  |  |
| L        | L        | Х  | Х                                |                                                                                                      | Shift register is cleared.                                                                      |  |  |  |  |
| L        | Н        | L  |                                  | Output- state  First stage of S.R. becomes "L". Other stages s data of previous stage, respectively. |                                                                                                 |  |  |  |  |
| L        | Н        | Н  |                                  | Parallel Outputs                                                                                     | First stage of S.R. becomes "H". Other stages store the data of previous stage, respectively.   |  |  |  |  |
| L        | Н        | Х  |                                  |                                                                                                      | The shift register remains unchanged. The Q8C out keeps the value of the previous flip-flop.    |  |  |  |  |
| Н        | X        | X  | X                                |                                                                                                      | Q/D1 to Q/D8 are configured as parallel inputs.                                                 |  |  |  |  |
| Н        | L        | Х  | Х                                |                                                                                                      | Q/D1 to Q/D8 are latched into the shift register.                                               |  |  |  |  |
| Н        | Н        | L  |                                  | Input- state                                                                                         | First stage of S.R. becomes "L". Other stages store the data of previous stage, respectively.   |  |  |  |  |
| Н        | Н        | Н  |                                  | Parallel Inputs                                                                                      | First stage of S.R. becomes "H". Other stages store the data of previous stage, respectively.   |  |  |  |  |
| Н        | Н        | Х  |                                  |                                                                                                      | The shift register remains unchanged. The Q8C output keeps the value of the previous flip-flop. |  |  |  |  |

X: Don't care



#### **System Diagram**



## **Timing Chart**





### **Absolute Maximum Ratings (Note1)**

| Characteristics                    | Symbol           | Rating                                | Unit |  |
|------------------------------------|------------------|---------------------------------------|------|--|
| Supply voltage range               | Vcc              | −0.5 to 7.0                           | V    |  |
| DC input voltage                   | VIN              | −0.5 to 7.0                           | V    |  |
| DC output voltage                  | Vout             | -0.5 to V <sub>CC</sub> + 0.5         | V    |  |
| DC bus I/O voltage                 | Vivo             | -0.5 to 7.0 (Note2)                   | V    |  |
| (Q/D1 to Q/D8)                     | V <sub>I/O</sub> | -0.5 to V <sub>CC</sub> + 0.5 (Note3) | ]    |  |
| Input diode current                | lik              | -20                                   | mA   |  |
| Output diode current               | lok              | ±20                                   | mA   |  |
| DC output current                  | lout             | ±25                                   | mA   |  |
| DC V <sub>CC</sub> /ground current | Icc              | ±75                                   | mA   |  |
| Power dissipation                  | PD               | 180                                   | mW   |  |
| Storage temperature                | T <sub>stg</sub> | −65 to 150                            | °C   |  |

Note1: Exceeding any of the absolute maximum ratings, even briefly, lead to deterioration in IC performance or even destruction.

Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings and the operating ranges.

Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc).

Note2 Output in off-state

Note3 High or low state. IOUT absolute maximum rating must be observed.

### **Operating Ranges (Note1)**

| Characteristics       | Symbol           | Rating                       | Unit |  |
|-----------------------|------------------|------------------------------|------|--|
| Supply voltage        | Vcc              | 2.0 to 5.5                   | V    |  |
| Input voltage         | VIN              | 0 to 5.5                     | V    |  |
| Output voltage        | Vout             | 0 to Vcc                     | V    |  |
| DC bus I/O voltage    | Muo              | 0 to 5.5 (Note2)             | V    |  |
| (Q/D1 to Q/D8)        | V <sub>I/O</sub> | 0 to V <sub>CC</sub> (Note3) | ]    |  |
| Operating temperature | T <sub>opr</sub> | -40 to 85                    | °C   |  |

Note1: The operating ranges must be maintained to ensure the normal operation of the device.

Unused inputs must be tied to either VCC or GND.

Note2 Output in off-state

Note3 High or low state.



### **Electrical Characteristics**

### **DC Characteristics**

| Characteristics                                       | Symbol         | Test Condition                                          |                          |                     | Ta = 25°C |     |       | Ta =<br>−40 to 85°C |      | Unit |
|-------------------------------------------------------|----------------|---------------------------------------------------------|--------------------------|---------------------|-----------|-----|-------|---------------------|------|------|
|                                                       | ,              |                                                         |                          | V <sub>CC</sub> (V) | Min       | Тур | Max   | Min                 | Max  |      |
|                                                       |                |                                                         |                          | 3.0                 | 1         | _   | 2.20  | _                   | 2.20 |      |
| Positive threshold voltage                            | VP             |                                                         | _                        | 4.5                 | 1         | _   | 3.15  | 1                   | 3.15 | V    |
| ŭ                                                     |                |                                                         |                          | 5.5                 | 1         | _   | 3.85  | 1                   | 3.85 |      |
|                                                       |                |                                                         |                          | 3.0                 | 0.90      | _   | _     | 0.90                | _    |      |
| Negative threshold voltage                            | $V_N$          |                                                         | _                        | 4.5                 | 1.35      | _   | _     | 1.35                | -    | V    |
|                                                       |                |                                                         |                          | 5.5                 | 1.65      | _   | _     | 1.65                | _    |      |
|                                                       |                |                                                         |                          | 3.0                 | 0.30      | _   | 1.20  | 0.30                | 1.20 |      |
| Hysteresis voltage                                    | V <sub>H</sub> | _                                                       |                          | 4.5                 | 0.40      | _   | 1.40  | 0.40                | 1.40 | V    |
|                                                       |                |                                                         |                          | 5.5                 | 0.50      | _   | 1.60  | 0.50                | 1.60 |      |
|                                                       |                | V <sub>IN</sub><br>= V <sub>IH</sub> or V <sub>IL</sub> | I <sub>OH</sub> = -50 μA | 2.0                 | 1.9       | 2.0 | _     | 1.9                 | _    | V    |
|                                                       |                |                                                         |                          | 3.0                 | 2.9       | 3.0 | _     | 2.9                 | _    |      |
| High-level output voltage                             | Voн            |                                                         |                          | 4.5                 | 4.4       | 4.5 | _     | 4.4                 | _    |      |
|                                                       |                |                                                         | I <sub>OH</sub> = -4 mA  | 3.0                 | 2.58      | _   | _     | 2.48                | _    |      |
|                                                       |                |                                                         | I <sub>OH</sub> = -8 mA  | 4.5                 | 3.94      | _   | _     | 3.80                | _    |      |
|                                                       | VoL            |                                                         | I <sub>OL</sub> = 50 μA  | 2.0                 | 1         | 0.0 | 0.1   | -                   | 0.1  | V    |
|                                                       |                |                                                         |                          | 3.0                 | _         | 0.0 | 0.1   | _                   | 0.1  |      |
| Low-level output voltage                              |                | V <sub>IN</sub><br>= V <sub>IH</sub> or V <sub>IL</sub> |                          | 4.5                 | _         | 0.0 | 0.1   | _                   | 0.1  |      |
|                                                       |                |                                                         | I <sub>OL</sub> = 4 mA   | 3.0                 | _         | _   | 0.36  | _                   | 0.44 |      |
|                                                       |                |                                                         | I <sub>OL</sub> = 8 mA   | 4.5                 | _         | _   | 0.36  | _                   | 0.44 |      |
| 3-state output<br>off-state current<br>(Q/D1 to Q/D8) | loz            | VIN = VIH or VIL<br>VI/O=5.5 V or GND                   |                          | 0 to 5.5            | _         | _   | ±0.25 | _                   | ±2.5 | μΑ   |
| Input leakage current                                 | liN            | V <sub>IN</sub> = 5.5 V or GND                          |                          | 0 to 5.5            | 1         | _   | ±0.1  | -                   | ±1.0 | μΑ   |
| Quiescent supply current                              | Icc            | V <sub>IN</sub> = V <sub>CC</sub> or GND                |                          | 5.5                 | _         | _   | 4.0   | _                   | 40.0 | μΑ   |



# Timing Requirements (input: tr = tf = 3 ns)

| Characteristics                                 | Symbol             | Test Condition | Ta = 25°C                      |        | Ta =<br>-40 to<br>85°C | Unit       |    |
|-------------------------------------------------|--------------------|----------------|--------------------------------|--------|------------------------|------------|----|
|                                                 |                    |                | Vcc (V)                        | Тур.   | Limit                  | Limit      |    |
| Minimum pulse width (CK)                        | tw (L)<br>tw (H)   | -              | $3.3 \pm 0.3$<br>$5.0 \pm 0.5$ |        | 7.0<br>5.0             | 8.0<br>6.0 | ns |
| Minimum pulse width ( CLR/LOAD )                | t <sub>w (L)</sub> | -              | $3.3 \pm 0.3$<br>$5.0 \pm 0.5$ |        | 6.0<br>5.0             | 7.0<br>6.0 | ns |
| Minimum set-up time (Q/D1 to Q/D8 – CLR/LOAD )  | t <sub>S</sub>     | -              | $3.3 \pm 0.3$<br>$5.0 \pm 0.5$ | _      | 6.0<br>5.0             | 7.0<br>6.0 | ns |
| Minimum set-up time<br>(SI-CK)                  | t <sub>S</sub>     | _              | $3.3 \pm 0.3$<br>$5.0 \pm 0.5$ |        | 6.0<br>5.0             | 7.0<br>5.0 | ns |
| Minimum hold time<br>(Q/D1 to Q/D8 – CLR/LOAD ) | th                 | _              | $3.3 \pm 0.3$<br>$5.0 \pm 0.5$ | _      | 1.0<br>1.0             | 1.0<br>1.0 | ns |
| Minimum hold time<br>(SI-CK)                    | t <sub>h</sub>     | _              | $3.3 \pm 0.3$<br>$5.0 \pm 0.5$ | _<br>_ | 1.0<br>1.5             | 1.0<br>1.5 | ns |
| Minimum removal time ( CLR/LOAD -CK)            | t <sub>rem</sub>   | _              | $3.3 \pm 0.3$<br>$5.0 \pm 0.5$ |        | 5.0<br>3.0             | 5.0<br>3.0 | ns |



## AC Characteristics (input: tr = tf = 3 ns)

| Characteristics               | Symbol           | T           | est Condition                 | า                   | -   | Ta = 25°C |      |     | -40 to<br>°C | Unit  |
|-------------------------------|------------------|-------------|-------------------------------|---------------------|-----|-----------|------|-----|--------------|-------|
| Characteristics               | Syllibol         |             | Vcc (V)                       | C <sub>L</sub> (pF) | Min | Тур.      | Max  | Min | Max          | Offic |
|                               |                  |             |                               | 15                  | _   | 9.3       | 14.7 | 1.0 | 16.7         |       |
| Propagation delay time        | tpLH             |             | $3.3 \pm 0.3$                 | 50                  | _   | 12.1      | 19.0 | 1.0 | 21.6         | ns    |
| (CK – Q/D1 to Q/D8)           | tpHL             | _           |                               | 15                  | _   | 6.7       | 9.7  | 1.0 | 11.1         |       |
|                               |                  |             | $5.0 \pm 0.5$                 | 50                  | _   | 9.1       | 13.1 | 1.0 | 14.9         |       |
|                               |                  |             |                               | 15                  | _   | 9.0       | 14.4 | 1.0 | 16.4         |       |
| Propagation delay time        | tpLH             |             | $3.3 \pm 0.3$                 | 50                  | _   | 11.8      | 18.6 | 1.0 | 21.2         |       |
| (CK – Q8',Q8C)                | tpHL             | _           |                               | 15                  | _   | 6.4       | 9.4  | 1.0 | 10.7         | ns    |
|                               |                  |             | $5.0 \pm 0.5$                 | 50                  | _   | 8.7       | 12.7 | 1.0 | 14.5         |       |
|                               |                  |             | 00.00                         | 15                  | _   | 7.9       | 11.7 | 1.0 | 13.4         | 1     |
| Propagation delay time        | tpLH             |             | $3.3 \pm 0.3$                 | 50                  | _   | 10.2      | 15.1 | 1.0 | 17.2         |       |
| (CLR/LOAD -Q/D1 to Q/D8)      | tpHL             | _           |                               | 15                  | _   | 6.2       | 8.4  | 1.0 | 9.6          | ns    |
|                               |                  |             | $5.0 \pm 0.5$                 | 50                  | _   | 8.0       | 11.1 | 1.0 | 12.6         |       |
|                               |                  |             |                               | 15                  | _   | 8.0       | 11.8 | 1.0 | 13.5         | ns    |
| Propagation delay time        | tpLH             | _           | $3.3 \pm 0.3$                 | 50                  | _   | 10.3      | 15.3 | 1.0 | 17.5         |       |
| (CLR/LOAD -Q8',Q8C)           | t <sub>pHL</sub> |             | 5.0 ± 0.5                     | 15                  | _   | 6.2       | 8.5  | 1.0 | 9.7          |       |
|                               |                  |             |                               | 50                  | _   | 8.1       | 11.2 | 1.0 | 12.8         |       |
|                               |                  |             | $3.3 \pm 0.3$                 | 15                  | _   | 9.5       | 15.2 | 1.0 | 17.3         | ns    |
| Propagation delay time        | tpLH             |             |                               | 50                  | _   | 11.8      | 18.9 | 1.0 | 21.6         |       |
| (Q/D8-Q8')                    | tpHL             | _           | 5.0 ± 0.5                     | 15                  | _   | 6.7       | 9.6  | 1.0 | 10.9         |       |
|                               |                  |             |                               | 50                  | _   | 8.4       | 12.2 | 1.0 | 13.9         |       |
|                               |                  |             |                               | 15                  | _   | 6.7       | 10.4 | 1.0 | 11.9         | ns    |
| 3-state output enable time    | t <sub>pZL</sub> | DI 41:0     | $3.3 \pm 0.3$                 | 50                  | _   | 9.9       | 15.4 | 1.0 | 17.6         |       |
| (P/S CONT – Q/D1 to Q/D8)     | t <sub>pZH</sub> | RL=1kΩ      | 50.05                         | 15                  | _   | 5.0       | 7.3  | 1.0 | 8.3          |       |
|                               |                  |             | $5.0 \pm 0.5$                 | 50                  | _   | 7.6       | 11.0 | 1.0 | 12.5         |       |
| 3-state output disable time   | t <sub>pLZ</sub> | DI =1k0     | $3.3 \pm 0.3$                 | 50                  | _   | 10.1      | 12.8 | 1.0 | 13.7         | 20    |
| (P/S CONT – Q/D1 to Q/D8)     | tpHZ             | RL=1kΩ      | 5.0 ± 0.5                     | 50                  | _   | 7.8       | 9.8  | 1.0 | 10.6         | ns    |
|                               |                  |             | 22.02                         | 15                  | 68  | 107       | _    | 59  | _            | - MHz |
| Maximum alask fraguancy       | fmay             |             | $3.3 \pm 0.3$                 | 50                  | 52  | 82        | _    | 46  | _            |       |
| Maximum clock frequency       | fmax             | _           | 5.0 ± 0.5                     | 15                  | 103 | 149       | _    | 90  | _            |       |
|                               |                  |             |                               | 50                  | 76  | 109       | _    | 67  | _            |       |
| Input capacitance             | C <sub>IN</sub>  |             |                               |                     | _   | 4         | 10   | _   | 10           | pF    |
| bus Input capacitance         | C <sub>I/O</sub> | Q/D1 - Q/D8 | 3                             |                     | _   | 8         | _    | _   | _            | pF    |
| Power dissipation capacitance | C <sub>PD</sub>  | P/S CONT=   | P/S CONT=L (Parallel Outputs) |                     | _   | 102       | _    | _   |              | nE    |
| (Note)                        | ∪PD              | P/S CONT=   | H (Parallel Ir                | nputs)              | _   | 34        | _    | _   | _            | pF    |

Note: CPD is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load.

Average operating current can be obtained by the equation:

ICC (opr) = CPD·VCC·fIN + ICC

2018-06-22



# Noise Characteristics (input: tr = tf = 3 ns)

| Characteristics                              | Symbol           | Test Condition         |         | Ta = 25°C |      | Unit  |
|----------------------------------------------|------------------|------------------------|---------|-----------|------|-------|
| Characteristics                              | Syllibol         |                        | Vcc (V) | Тур.      | Max  | Offic |
| Quiet output maximum dynamic V <sub>OL</sub> | VOLP             | C <sub>L</sub> = 50 pF | 5.0     | 0.6       | 1.0  | V     |
| Quiet output minimum dynamic V <sub>OL</sub> | V <sub>OLV</sub> | C <sub>L</sub> = 50 pF | 5.0     | -0.5      | -1.0 | V     |
| Minimum high level dynamic input voltage     | V <sub>IHD</sub> | C <sub>L</sub> = 50 pF | 5.0     | _         | 3.5  | V     |
| Maximum low level dynamic input voltage      | V <sub>ILD</sub> | C <sub>L</sub> = 50 pF | 5.0     | _         | 1.5  | V     |



## **Package Dimensions**

VSSOP16-P-0030-0.50 Unit: mm



Weight: 0.02 g (typ.)



#### RESTRICTIONS ON PRODUCT USE

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product".

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY
  CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation,
  equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains,
  ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators
  and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE PRODUCT FOR UNINTENDED
  USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative.
- · Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any
  infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any
  intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR
  PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER,
  INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING
  WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2)
  DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR
  INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE,
  ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for
  the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass
  destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations
  including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export
  and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and
  regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please
  use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including
  without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT
  OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

### TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION