Impacts of the dv/dt Rate on MOSFETs

Description

A high dv/dt between the drain and source of the MOSFET may cause problems. This document describes the cause of this phenomenon and its countermeasures.
# Table of Contents

Description
Description

Table of Contents

1. dv/dt rate of a MOSFET
   1.1. When a dv/dt ramp occurs
       1.1.1. dv/dt ramp during switching transitions
       1.1.2. dv/dt ramp during the diode reverse recovery
   1.2. MOSFET switching operation (inductive load)
       1.2.1. Turn-on switching operation
       1.2.2. Turn-off switching operation

2. dv/dt problem
   2.1. dv/dt problem during switching
       2.1.1. False turn-on of the parasitic bipolar transistor due to a high dv/dt ramp
       2.1.2. dv/dv versus avalanche ruggedness
   2.2. dv/dt problem for a MOSFET in the off state (e.g., during reverse recovery of the body diode)
       2.2.1. False turn-on of the parasitic bipolar transistor caused by the dv/dt of the diode reverse recovery
       2.2.2. Self-turn-on phenomenon due to dv/dt

RESTRICTIONS ON PRODUCT USE
1. **dv/dt rate of a MOSFET**

   $dv/dt$ represents the rate of voltage change over time and is used to indicate the switching transient period of a MOSFET or the rate of change of its drain-source voltage caused by switching influence. An excessive $dv/dt$ rate might cause false switching of, or permanent damage to, a MOSFET, depending on its usage conditions. The $dv/dt$ capability is rated for some MOSFETs.

1.1. **When a $dv/dt$ ramp occurs**

   The $dv/dt$ ramps that could affect normal operation of a MOSFET are as follows:

   ① The drain-source voltage exhibits a $dv/dt$ ramp during switching transitions.

   ② Inverters and other circuits with an inductive load often use a pair of MOSFETs in a half-bridge configuration. The MOSFET drain-source voltage has a $dv/dt$ ramp while its intrinsic body diode transitions from freewheel mode to reverse recovery mode.

1.1.1. **$dv/dt$ ramp during switching transitions**

   The drain-source voltage of a MOSFET changes during the Miller plateau region of the switching transition. A change in the gate voltage causes a change in the drain current, which, in turn, causes a change in the drain potential and therefore a change in the gate-drain voltage $v_{GD}$. A reference to the $dv/dt$ ramp of the MOSFET drain-source voltage means this $V_{GD}$ change.

   A gate-drain current of $C_{gd} \cdot dV_{GD}/dt$ flows while the drain-source voltage is changing in the Miller plateau region of the $dv/dt$ period. In the Miller plateau region, a large capacitor is equivalently formed between the gate and GND. This capacitance is called the Miller capacitance. As the word “plateau” implies, the gate voltage does not increase during the Miller plateau region of the switching transition.

   Figure 1.1 shows the switching circuit with an inductive load, and Figure 1.2 shows its waveforms. Most $dv/dt$ problems occur with respect to an inductive load.
Figure 1.1 Switching circuit with an inductive load

Figure 1.2 Switching waveforms of an inductive load
1.1.2. \(dv/dt\) ramp during the diode reverse recovery

When inverters and other circuits with an inductive load have a pair of MOSFETs in the upper and lower arms, a current flows through an intrinsic body diode during reverse recovery while they are switching. This section discusses the diode \(dv/dt\) during reverse recovery.

Suppose that an inductor current is flowing through the MOSFET \(Q_2\) in Figure 1.3 and that \(Q_2\) then turns off. When \(Q_2\) turns off, the inductor current flows back through the body diode of \(Q_1\) as a freewheel current \(I_F\), shown by ① in Figure 1.3. At this time, the MOSFET \(Q_1\) has a voltage equal to the forward voltage \(V_F\) across the body diode.

Next, when \(Q_2\) turns on again, the current starts flowing through \(Q_2\) as shown by ② in Figure 1.3, and the body diode of \(Q_1\) enters reverse recovery, causing its drain-source voltage to rise sharply. The rate of change of the drain-source voltage equals the \(dv/dt\) rate of the body diode during reverse recovery. Figure 1.4 shows the waveforms of the body diode current and voltage.

![Figure 1.3 Switching of the upper and lower MOSFETs](image1)

![Figure 1.4 Diode reverse recovery waveforms](image2)
1.2. MOSFET switching operation (inductive load)

This section further discusses the switching operation of a MOSFET in Figure 1.1 during which its drain-source voltage has a dv/dt ramp.

This section focuses on a circuit with an inductive load. Note that its operation differs from that of a circuit with a resistive load. Here, the reverse recovery current of the freewheel diode in parallel with the inductor is also considered during the turn-on of the MOSFET.

1.2.1. Turn-on switching operation

Figure 1.5 shows the turn-on waveform of the circuit of Figure 1.1. The MOSFET has a dv/dt ramp during the period t₂ to t₃ (i.e., during the switching transition).

(1) 0 to t₁ (The MOSFET is in the off state.)

The gate voltage \( v_{GS} \) increases as a function of the gate resistance \( R \), the gate-source capacitance \( C_{gs} \) and the gate-drain capacitance \( C_{gd} \):

\[
v_{GS} = \frac{V_{GG}}{1 - \exp{-t/R(C_{gs}+C_{gd})}}
\]  \hspace{1cm} (1)

(2) t₁ to t₂ (The MOSFET is switching.)

At \( t_1 \), the gate voltage of the MOSFET exceeds its gate threshold voltage \( V_{th} \), causing a current to start flowing in the drain. When the drain current \( i_D \) becomes equal to the load current \( I_O \), i.e., the freewheel current, the freewheel diode in the forward-biased mode enters reverse recovery. \( i_D \) increases due to the reverse recovery current of the freewheel diode. During this period, the drain-source voltage \( v_{DS} \) of the MOSFET remains equal to \( V_{DD} \) and the gate voltage \( v_{GE} \) increase is almost the same as in the period from 0 to \( t_1 \), which is expressed by Equation (1).

(3) t₂ to t₃ (The MOSFET is switching.)

As the reverse recovery current of the freewheel diode falls to zero, the drain current of the MOSFET reaches the load current \( I_O \). Then, the gate voltage drops to \( V_{GS1} \) at which the drain current equals \( I_O \). As the drain voltage decreases, the \( dv_{DS}/dt \) causes a current to flow through the gate-drain capacitance \( C_{gd} \). This current is expressed as \( i_{DG} = C_{gd} \cdot dv_{DS}/dt \). The \( dv_{DS}/dt \) rate is determined so that \( i_{DG} \) equals the current \( (V_{GG} - v_{GS})/R \), which is a function of the gate pulse voltage \( V_{GG} \) and the gate resistance \( R \).

During this period, the gate voltage \( v_{GS} \) remains almost constant at \( V_{GS1} \). (Miller plateau)

(4) After t₃ (The MOSFET is in the on state.)

Because the drain-source voltage \( v_{DS} \) drops to almost zero at \( t₃ \), the gate voltage begins to rise again due to \( R \) and \( (C_{gs} + C_{gd}) \).
The gate voltage is calculated as:

$$v_{GS} = [ V_{GG} - V_{GS1} \{ 1 - \exp[-(t-t_3)/R (C_{gs}+C_{gd})] \} ] + V_{GS1}$$

Figure 1.5 Turn-on curve
1.2.2. Turn-off switching operation

Figure 1.6 shows the turn-off waveform of the circuit of Figure 1.1. The MOSFET has a dv/dt ramp during the period t2 to t3 (i.e., during the switching transition).

(1) 0 to t1 (The MOSFET is in the on state.)

The gate voltage $v_{GS}$ decreases as a function of the gate resistance $R$, the gate-source capacitance $C_{gs}$ and the gate-drain capacitance $C_{gd}$:

$$v_{GS} = V_{GG} \cdot \exp\{-t/ [R \cdot (C_{gs}+C_{gd})]\}$$

(2) t1 to t2 (The MOSFET is switching.)

When the gate voltage reaches $V_{GS1}$ at which the drain current of the MOSFET reaches the load current $I_{O}$, the drain voltage begins to increase. As the drain voltage increases, the $dv_{DS}/dt$ ramp causes a current to flow through the gate-drain capacitance $C_{gd}$. This current is expressed as $i_{DG}=C_{gd} \cdot dv_{DS}/dt$. The $dv_{DS}/dt$ rate is determined so that $i_{DG}$ equals the current $v_{GS}/R$, which is a function of the gate pulse voltage (=0 V) and the gate resistance $R$.

During the period t1 to t2, the gate voltage $v_{GS}$ remains almost constant at $V_{GS1}$, and the drain-source voltage $v_{DS}$ of the MOSFET increases up to the supply voltage $V_{DD}$.

(3) t2 to t3 (The MOSFET is switching.)

When the drain-source voltage $v_{DS}$ has reached the supply voltage $V_{DD}$, the freewheel diode goes into conduction. At the same time, the drain current $i_{D}$ begins to decrease. Due to $R$ and $(C_{gs}+C_{gd})$, the gate voltage $v_{GS}$ begins to decrease again and continues to decrease until it reaches $V_{th}$. During this period, $v_{GS}$ is expressed as: $v_{GS1} \cdot \exp\{-(t-t_2) / [R \cdot (C_{gs}+C_{gd})]\}$.

(4) After t3 (The MOSFET is in the off state.)

Because the drain current $i_{D}$ is zero, the drain-source voltage $v_{DS}$ equals the supply voltage $V_{DD}$ and $dv_{DS}/dt$ is zero, the gate voltage begins to decrease again due to $R$ and $(C_{gs}+C_{gd})$. During this period, $v_{GS}$ is expressed as: $v_{GS} = V_{GS1} \cdot \exp\{-(t-t_2)/[R \cdot (C_{gs}+C_{gd})]\}$.
2. dv/dt problem

An excessive dv/dt rate might cause false switching, oscillation or permanent damage of a MOSFET. This section discusses these phenomena.

Figure 2.1 shows the cross section and equivalent circuit of a MOSFET.

① dv/dt problem during switching

If the drain-source voltage changes rapidly during the turn-off of a MOSFET, its parasitic npn bipolar transistor might exhibit a false switching event (Figure 2.1), making the MOSFET vulnerable to secondary breakdown and permanent damage.

Upon turn-off, a high voltage surge generated by the wire stray inductance might cause the MOSFET to reach its avalanche breakdown voltage. A high dv/dt rate degrades the avalanche ruggedness of a MOSFET.

② dv/dt problem during the reverse recovery of the body diode

While the intrinsic body diode of a MOSFET is in reverse recovery, its drain-source voltage rises. This might falsely turn on the internal parasitic npn bipolar transistor, causing permanent damage to the MOSFET.
2.1. dv/dt problem during switching

2.1.1. False turn-on of the parasitic bipolar transistor due to a high dv/dt ramp

Figure 2.2 shows an equivalent circuit model for the turn-on of the parasitic npn bipolar transistor in a MOSFET due to a high dv/dt.

The drain-source voltage changes rapidly during turn-off of a MOSFET. The dv/dt in the drain-source voltage causes a varying current to flow through the pn junction capacitance C and resistance R. This current is expressed as:

\[ i = C \cdot (dv/dt) \]

The current i causes a voltage drop (i×R) across the resistor R, which is applied across the base and the emitter of the parasitic bipolar transistor. The parasitic bipolar transistor turns on if the voltage drop exceeds its base-emitter voltage to turn on.

The larger the dv/dt rate, the larger the current i and the larger the voltage across the base and the emitter becomes. The larger base-emitter voltage makes the parasitic npn bipolar transistor more susceptible to false turn-on.

At this time, if the drain-source voltage vDS of the MOSFET is high, the parasitic npn transistor might enter secondary breakdown, causing permanent damage to the MOSFET.

![Figure 2.2 Equivalent circuit for false turn-on of the parasitic npn bipolar transistor](image-url)
2.1.2. \(dv/dv\) versus avalanche ruggedness

A MOSFET with a high switching speed has high \(dv/dt\) and \(di/dt\) rates. The \(di/dt\) ramp during the turn-off of the MOSFET causes a voltage surge \(v\) due to the circuit stray inductance:

\[ v = L \cdot di/dt \]

In some cases, the surge voltage may cause excessive noise or oscillation of the MOSFET. In the event of an excessive surge voltage, the MOSFET may also exceed its rated voltage and enter the avalanche region. At this time, an avalanche current passes through the MOSFET. An avalanche current exceeding the current or energy limit might cause permanent damage to the MOSFET.

Avalanche behavior:

Avalanche breakdown occurs in the following two modes. Figure 2.3 shows a test circuit for avalanche behavior, and Figure 2.4 gives an equivalent circuit model for an avalanche current. Figure 2.5 shows its waveform.

(A) Avalanche current breakdown

If a voltage higher than the breakdown voltage is applied across the drain and the source, an avalanche current \(i\) flows in the reverse direction of the diode and to the resistor \(R\), as shown in the equivalent circuit of Figure 2.4. As a result, a forward voltage, \(i \times R\), appears across the base and the emitter of the transistor.

If this voltage exceeds the base-emitter voltage to turn on, the parasitic npn transistor turns on, causing a current to flow through the transistor. At this time, if the drain-source voltage is high, the parasitic npn transistor might enter secondary breakdown, causing permanent damage to the MOSFET.

(B) Avalanche energy breakdown

If avalanche behavior causes a MOSFET to enter the breakdown voltage \(BV_{DSS}\) region, a current continues flowing from the drain to the source of the MOSFET until the energy stored in the inductive load at the drain is consumed. Because of this current and voltage \(BV_{DSS}\), a power loss occurs. The resulting energy causes the device temperature to increase, and causes permanent damage to the device if it exceeds the rated channel temperature.
2.2. \( dv/dt \) problem for a MOSFET in the off state (e.g., during reverse recovery of the body diode)

2.2.1. False turn-on of the parasitic bipolar transistor caused by the \( dv/dt \) of the diode reverse recovery

For example, suppose that an inverter circuit with an inductive load has MOSFETs in the upper and lower arms. The intrinsic body diode allows a freewheel current to pass through a MOSFET. A recovery current flows through the body diode when it transitions from freewheeling mode to reverse recovery mode. In reverse recovery mode, the drain-source voltage of the MOSFET rises. The diode’s recovery current and recovery \( dv/dt \) might cause false turn-on of the parasitic npn bipolar transistor and permanent damage to the MOSFET.

Figure 2.6 shows an equivalent circuit of a MOSFET. A voltage change \( dv/dt \) causes a current, \( i = C \cdot (dv/dt) \), to flow to the capacitance \( C \) of the pn junction between the drain and the gate. This causes a voltage drop of \( i \cdot R \) across the resistor \( R \). If the voltage drop exceeds the base-emitter voltage to turn on, the parasitic npn transistor turns on. At this time, if the drain-source voltage \( V_{DS} \) is high, the parasitic npn transistor might enter secondary breakdown. As is the case in the situation described in Section 2.1.1, “False turn-on of the parasitic bipolar transistor due to a high \( dv/dt \) ramp,” the MOSFET might be permanently damaged, although the failure mode is different.

![Figure 2.6 Equivalent circuit model during the dv/dt](image-url)
2.2.2. Self-turn-on phenomenon due to dv/dt

For example, inverter and non-isolated synchronous rectification converter circuits consist of a bridge using MOSFETs. When multiple MOSFETs switch at high speed, a fast rising voltage is applied across the drain and source terminals of the MOSFET in the off state. Depending on the voltage change over time dv/dt, an excessive voltage is induced at the gate input of the MOSFET according to the ratio between its gate-drain capacitance $C_{gd}$ and gate-source capacitance $C_{gs}$ or a current flowing to the gate resistor $R$ via $C_{gs}$. An excessive gate voltage causes self-turn-on of a MOSFET.

When a voltage with a dv/dt ramp is applied to a MOSFET, a current flows through its gate-drain capacitance $C_{gd}$. A theory of operation is omitted here.

$$i = C_{gd} \frac{dv}{dt}$$

The gate-drain current, in turn, generates a voltage across the gate and source terminals:

$$v_{GS} = R C_{gd} \frac{dv}{dt} \left(1 - \exp\left(-\frac{t}{(C_{gs} + C_{gd})R}\right)\right) \cdots \cdots (2)$$

(Here, the assumption is that MOSFET capacitances, $C_{gs}$ and $C_{gd}$, do not change with the voltage.)

In the time region $t << (C_{gs} + C_{gd}) \cdot R$, a gate voltage, $v_{GS} \approx \frac{C_{gd}}{C_{gs} + C_{gd}} v(t)$, is induced according to the ratio between $C_{gs}$ and $C_{gd}$.

In the time region $t>> (C_{gs} + C_{gd}) \cdot R$, a gate voltage is induced according to the product of a current flowing through the gate-drain capacitance $C_{gd}$, $i = C_{gd} \frac{dv}{dt}$, and the gate resistance $R$.

The following shows an example of simulation results, illustrating a self-turn-on phenomenon due to a dv/dt and a gate resistor. Figure 2.7 shows a test circuit. If $Q_2$ turns on while the body diode of $Q_1$ is in freewheeling mode, the body diode of $Q_1$ enters reverse recovery mode, causing a rise in the voltage dv/dt of $Q_1$. The dv/dt current flows to the gate of $Q_1$. As a result, a voltage that appears across the gate resistor causes self-turn-on of $Q_1$. Figure 2.8 shows a waveform with self-turn-on. Note that a large gate resistor was chosen to force self-turn-on to occur.

Figure 2.7 Test circuit for self-turn-on

Figure 2.8 Self-turn-on waveform
To prevent self-turn-on, a capacitor can also be added between the gate and source terminals of a MOSFET as shown in Figure 2.9. Note, however, that the capacitor affects the switching speed of the MOSFET.

Figure 2.10 shows the improved waveform compared to the waveform in Figure 2.8 due to the addition of the gate-source capacitor.

\[
i_{DG} = C_{gs} \cdot \frac{dv_{DS}}{dt}
\]

Figure 2.9 Adding a capacitor across the gate and source terminals

Improved self-turn-on waveform

@R_1=50Ω, R_2=30Ω, Gate-source capacitance C=3000 pF

Figure 2.10 Improved self-turn-on waveform

These waveforms include influence of package inductances.
RESTRICTIONS ON PRODUCT USE

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as “TOSHIBA”. Hardware, software and systems described in this document are collectively referred to as “Product”.

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA’s written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product’s quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest specifications of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the “TOSHIBA Semiconductor Reliability Handbook” and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS’ PRODUCT DESIGN OR APPLICATIONS.

- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative.

- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.

- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.

- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.