TOSHIBA Field Effect Transistor Silicon P Channel MOS Type(U-MOS VI)

### SSM6P47NU

#### **Power Management Switch Applications**

• 1.5V drive

• Low ON-resistance:  $R_{DS(on)}$  = 242 m $\Omega$  (max) (@V<sub>GS</sub> = -1.5 V)

 $R_{\mathrm{DS}(on)}$  = 170 m $\Omega$  (max) (@V<sub>GS</sub> = -1.8 V)

 $R_{DS(on)} = 125 \text{ m}\Omega \text{ (max) (@V_{GS} = -2.5 V)}$ 

 $R_{DS(on)} = 95 \text{ m}\Omega \text{ (max) } (@V_{GS} = -4.5 \text{ V})$ 

## Absolute Maximum Ratings (Ta = 25°C) (Q1, Q2 Common)

| Charac                     | teristics | Symbol                   | Rating     | Unit |  |
|----------------------------|-----------|--------------------------|------------|------|--|
| Drain-Source voltage       |           | $V_{DSS}$                | -20        | V    |  |
| Gate-Source voltage        |           | V <sub>GSS</sub>         | ±8         | V    |  |
| Drain current              | DC        | ID                       | -4.0       | Α    |  |
|                            | Pulse     | I <sub>DP</sub> (Note 1) | -8.0       |      |  |
| Power dissipation (Note 2) |           | $P_{D}$                  | 1          | W    |  |
|                            |           | t < 10s                  | 2          |      |  |
| Channel temperature        |           | Tch                      | 150        | °C   |  |
| Storage temperature        |           | T <sub>stg</sub>         | -55 to 125 | °C   |  |

Note: Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings.

Unit: mm

2.0±0.1

B A

1. Source1 4. Source2
2. Gate1 5. Gate2
3. Drain2 6. Drain1

UDFN6

JEDEC

JEITA

TOSHIBA

2-2Y1A

Weight: 8.5 mg (typ.)

Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc).

Note 1: The channel temperature should not exceed 150 °C during use.

Note 2: Total rating

Mounted on an FR4 board.

 $(25.4 \text{ mm} \times 25.4 \text{ mm} \times 1.6 \text{ mm}, \text{ Cu Pad: } 645 \text{ mm}^2)$ 

#### Marking(Top View)

# 6 5 4 PP4 1 2 3

Polarity marking

#### **Equivalent Circuit(Top View)**



#### Pin Condition(Top View)



Polarity marking (on the top)
\*Electrodes : on the bottom

Start of commercial production 2010-06

#### Electrical Characteristics (Ta = 25°C) (Q1, Q2 Common)

| Chara                          | acteristic    | Symbol                                      | Test Conditions                                                               |         | Min  | Тур. | Max  | Unit |
|--------------------------------|---------------|---------------------------------------------|-------------------------------------------------------------------------------|---------|------|------|------|------|
| Drain Source brookdown voltage | V (BR) DSS    | $I_D = -1 \text{ mA}, V_{GS} = 0 \text{ V}$ |                                                                               | -20     | _    | _    | ٧    |      |
| Drain-Source breakdown voltage |               | V (BR) DSX                                  | $I_D = -1 \text{ mA}, V_{GS} = 5 \text{ V}$ (N                                | lote 4) | -15  | _    |      |      |
| Drain cut-off current          |               | I <sub>DSS</sub>                            | V <sub>DS</sub> = -20 V, V <sub>GS</sub> = 0 V                                |         | _    | _    | -1   | μА   |
| Gate leakage current           |               | I <sub>GSS</sub>                            | $V_{GS} = \pm 8 \text{ V}, V_{DS} = 0 \text{ V}$                              |         | _    | _    | ±1   | μА   |
| Gate threshold voltage         |               | V <sub>th</sub>                             | $V_{DS} = -3 \text{ V}, I_{D} = -1 \text{ mA}$                                |         | -0.3 | _    | -1.0 | V    |
| Forward transfer a             | dmittance     | Y <sub>fs</sub>                             | $V_{DS} = -3 \text{ V}, I_{D} = -1.0 \text{ A}$ (N                            | lote 3) | 2.8  | 5.6  | _    | S    |
| Drain–source ON-resistance     |               | R <sub>DS</sub> (ON)                        | $I_D = -1.5 \text{ A}, V_{GS} = -4.5 \text{ V}$ (N                            | lote 3) | _    | 80.5 | 95   | · mΩ |
|                                |               |                                             | $I_D = -1.0 \text{ A}, V_{GS} = -2.5 \text{ V}$ (N                            | lote 3) | _    | 99.5 | 125  |      |
|                                |               |                                             | $I_D = -0.5 \text{ A}, V_{GS} = -1.8 \text{ V}$ (N                            | lote 3) | _    | 122  | 170  |      |
|                                |               |                                             | $I_D = -0.25 \text{ A}, V_{GS} = -1.5 \text{ V}$ (N                           | lote 3) | _    | 143  | 242  |      |
| Input capacitance              |               | C <sub>iss</sub>                            |                                                                               |         | _    | 290  | _    |      |
| Output capacitance             |               | Coss                                        | $V_{DS} = -10 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHz}$             |         | _    | 44   | _    | pF   |
| Reverse transfer capacitance   |               | C <sub>rss</sub>                            |                                                                               |         | _    | 32   | _    |      |
| Total Gate Charge              |               | Qg                                          |                                                                               |         | _    | 4.6  | _    | nC   |
| Gate-Source Charge             |               | Q <sub>gs1</sub>                            | $V_{DD} = -10 \text{ V}, I_{D} = -3.5 \text{ A}$<br>$V_{GS} = -4.5 \text{ V}$ |         | _    | 0.5  | _    |      |
| Gate-Drain Charge              |               | Q <sub>gd</sub>                             | VG5 4.5 V                                                                     |         | _    | 1.2  | _    |      |
| Switching time                 | Turn-on time  | t <sub>on</sub>                             | V <sub>DD</sub> = -10 V, I <sub>D</sub> = -0.5 A,                             |         | _    | 12.0 |      | no   |
|                                | Turn-off time | t <sub>off</sub>                            | $V_{GS}$ = 0 to -2.5 V, $R_{G}$ = 4.7 $\Omega$                                |         | _    | 46.2 | _    | ns   |
| Drain-Source forward voltage   |               | V <sub>DSF</sub>                            | $I_D = 4.0 \text{ A}, V_{GS} = 0 \text{ V}$ (N                                | lote 3) | _    | 0.9  | 1.2  | ٧    |

Note 3: Pulse test

Note 4: If a forward bias is applied between gate and source, this device enters V(BR)DSX mode. Note that the drain-source breakdown voltage is lowered in this mode.

#### **Switching Time Test Circuit**



#### **Notice on Usage**

Let  $V_{th}$  be the voltage applied between gate and source that causes the drain current (I<sub>D</sub>) to be low (-1 mA for the SSM6P47NU). Then, for normal switching operation,  $V_{GS(on)}$  must be higher than  $V_{th}$ , and  $V_{GS(off)}$  must be lower than  $V_{th}$ . This relationship can be expressed as:  $V_{GS(off)} < V_{th} < V_{GS(on)}$ . Take this into consideration when using the device.

#### **Handling Precaution**

When handling individual devices that are not yet mounted on a circuit board, make sure that the environment is protected against electrostatic discharge. Operators should wear antistatic clothing, and containers and other objects that come into direct contact with devices should be made of antistatic materials.

Thermal resistance  $R_{th}$  (ch-a) and power dissipation  $P_D$  vary depending on board material, board area, board thickness and pad area. When using this device, please take heat dissipation into consideration.

(Q1, Q2 Common)













(Q1, Q2 Common)















5 2014-03-01

#### RESTRICTIONS ON PRODUCT USE

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH
  MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without
  limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for
  automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions,
  safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE
  PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your
  TOSHIBA sales representative.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES
   OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.