HSON8-P-0505-1.27 Weight: 0.068 g (typ.) TOSHIBA CMOS Integrated Circuit Silicon Monolithic # **TCV7101F** #### **Buck DC-DC Converter IC** The TCV7101F is a single-chip buck DC-DC converter IC. The TCV7101F contains high-speed and low-on-resistance power MOSFETs to achieve synchronous rectification using an external low-side MOSFET, or rectification using an external diode, allowing for high efficiency. #### **Features** - Enables up to 3.8 A of load current (IOUT) with a minimum of external components. - High efficiency: $\eta = 95\%$ (typ.) $(@V_{IN} = 5 \text{ V}, V_{OUT} = 3.3 \text{ V}, I_{OUT} = 1.5 \text{ A})$ (when using the TPC6008-H as a low-side MOSFET) - Low ON-resistance: RDS (ON) = $0.08 \Omega$ (high-side) typical (@VIN = 5 V, Tj = 25°C) - Oscillation frequency: fosc = 600 kHz (typ.) - Feedback voltage: $V_{FB} = 0.8 \text{ V} \pm 1\%$ (@ Tj = 25 °C) - Incorporates an N-channel MOSFET driver for synchronous rectification - Uses internal phase compensation to achieve high efficiency with a minimum of external components. - Allows the use of a small surface-mount ceramic capacitor as an output filter capacitor. - Housed in a small surface-mount package (SOP Advance) with a low thermal resistance. - Soft-start time adjustable by an external capacitor #### **Part Marking** Pin Assignment Lx LSG ΕN $V_{FB}$ Part Number (or abbreviation code) 5 Lot No. **TCV** 7101F The dot (•) on the top surface indicates pin 1. $V_{IN1}$ $V_{IN2}$ SS **GND** \*: The lot number consists of three digits. The first digit represents the last digit of the year of manufacture, and the following two digits indicates the week of manufacture between 01 and either 52 or 53. This product has a MOS structure and is sensitive to electrostatic discharge. Handle with care. The product(s) in this document ("Product") contain functions intended to protect the Product from temporary small overloads such as minor short-term overcurrent, or overheating. The protective functions do not necessarily protect Product under all circumstances. When incorporating Product into your system, please design the system (1) to avoid such overloads upon the Product, and (2) to shut down or otherwise relieve the Product of such overload conditions immediately upon occurrence. For details, please refer to the notes appearing below in this document and other documents referenced in this document. Start of commercial production 2008-05 ### **Ordering Information** | Part Number | Shipping | |---------------------|-------------------------------------| | TCV7101F (TE12L, Q) | Embossed tape (3000 units per reel) | ### **Pin Description** | Pin No. | Symbol | Description | |---------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>IN1</sub> | Input pin for the output section This pin is placed in the standby state if $V_{EN}$ = low. Standby current is 10 $\mu$ A or less. | | 2 | V <sub>IN2</sub> | Input pin for the control section This pin is placed in the standby state if $V_{EN}$ = low. Standby current is 10 $\mu$ A or less. | | 3 | SS | Soft-start pin When the SS input is left open, the soft-start time is 1 ms (typ.). The soft-start time can be adjusted with an external capacitor. The external capacitor is charged from a 8 $\mu$ A (typ.) constant-current source, and the reference voltage of the error amplifier is regulated between 0 V and 0.8 V. The external capacitor is discharged when EN = low and in case of undervoltage lockout or thermal shutdown. | | 4 | GND | Ground pin | | 5 | V <sub>FB</sub> | Feedback pin This input is fed into an internal error amplifier with a reference voltage of 0.8 V (typ.). | | 6 | EN | Enable pin When EN $\geq$ 1.5 V (@ V <sub>IN</sub> = 5 V), the internal circuitry is allowed to operate and thus enable the switching operation of the output section. When EN $\leq$ 0.5 V (@ V <sub>IN</sub> = 5 V), the internal circuitry is disabled, putting the TCV7101F in Standby mode. This pin has an internal pull-down resistor of approx. 500 k $\Omega$ . | | 7 | LSG | Gate drive pin for the low-side switch | | 8 | L <sub>X</sub> | Switch pin This pin is connected to high-side P-channel MOSFET. | 2 ### Absolute Maximum Ratings (Ta = 25°C) | Characteristics | | Symbol | Rating | Unit | |-------------------------------------------------------|--------------|-----------------------------------|------------------------------------------|----------| | Input pin voltage for the out | put section | V <sub>IN1</sub> | −0.3 to 6 | V | | Input pin voltage for the con | trol section | V <sub>IN2</sub> | −0.3 to 6 | V | | Soft-start pin voltage | | V <sub>SS</sub> | −0.3 to 6 | V | | Feedback pin voltage | | V <sub>FB</sub> | −0.3 to 6 | V | | Enable pin voltage | | V <sub>EN</sub> | −0.3 to 6 | V | | V <sub>EN</sub> – V <sub>IN2</sub> voltage difference | | V <sub>EN</sub> -V <sub>IN2</sub> | V <sub>EN</sub> - V <sub>IN2</sub> < 0.3 | ٧ | | LSG pin voltage | | $V_{LSG}$ | −0.3 to 6 | V | | Switch pin voltage | (Note 1) | $V_{LX}$ | −0.3 to 6 | V | | Switch pin current | | I <sub>LX</sub> | -4.6 | A | | Power dissipation | (Note 2) | P <sub>D</sub> | 2.2 | W | | Operating junction temperature | | T <sub>jopr</sub> | −40 to125 | (°¢ | | Junction temperature | (Note 3) | Tj | 150 | >√.c> | | Storage temperature | | T <sub>stg</sub> | −55 to150 | <i>)</i> | Note: Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings and the operating ranges. Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc) Note 1: The switch pin voltage (V<sub>LX</sub>) doesn't include the peak voltage generated by TCV7101F's switching. A negative voltage generated in dead time is permitted among the switch pin current (I<sub>LX</sub>). ### Thermal Resistance Characteristics | Characteristics | Symbol | Max | Unit | |------------------------------------------------|-----------------------|------------------|------| | Thermal resistance, junction to ambient | R <sub>th (j-a)</sub> | 44.6<br>(Note 2) | °C/W | | Thermal resistance, junction to case (Tc=25°C) | R <sub>th (j-c)</sub> | 4.17 | °C/W | Note 2: Glass epoxy board Single-pulse measurement: pulse width t=10(s) Note 3: The TCV7101F may enter into thermal shutdown at the rated maximum junction temperature. Thermal design is required to ensure that the rated maximum operating junction temperature, T<sub>jopr</sub>, will not be exceeded. ## Electrical Characteristics ( $T_j = 25^{\circ}C$ , $V_{IN1} = V_{IN2} = 2.7$ to 5.5 V, unless otherwise specified) | Charac | cteristics | Symbol | Test Condition | Min | Тур. | Max | Unit | | |----------------------------------------------------------------------|-----------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------|----------|------------|-------|------|--| | Operating input voltage | | V <sub>IN (OPR)</sub> | _ | 2.7 | _ | 5.5 | ٧ | | | Operating current | | I <sub>IN</sub> | $V_{IN1} = V_{IN2} = V_{EN} = V_{FB} = 5 \text{ V}$ | _ | 450 | 600 | μΑ | | | Output voltage ran | ige | V <sub>OUT</sub> (OPR) | $V_{EN} = V_{IN1} = V_{IN2}$ | 0.8 | _ | _ | V | | | Standby current | | I <sub>IN</sub> (STBY) 1 | $V_{IN1} = V_{IN2} = 5 \text{ V}, V_{EN} = 0 \text{ V}, V_{FB} = 0.8 \text{ V}$ | | 4 | 10 | μΑ | | | Standby Current | | I <sub>IN</sub> (STBY) 2 | V <sub>IN1</sub> = V <sub>IN2</sub> = 3.3 V, V <sub>EN</sub> = 0 V,<br>V <sub>FB</sub> = 0.8 V | | ) <u> </u> | 10 | | | | High-side switch le | eakage current | ILEAK (H) | V <sub>IN1</sub> = V <sub>IN2</sub> = 5 V, V <sub>EN</sub> = 0 V,<br>V <sub>FB</sub> = 0.8 V, V <sub>LX</sub> = 0 V | <u>)</u> | _ | 10 | μА | | | | | V <sub>IH</sub> (EN) 1 | V <sub>IN1</sub> = V <sub>IN2</sub> = 5 V 1.5 | | _ | _ | | | | EN threshold volta | ge. | V <sub>IH (EN) 2</sub> | V <sub>IN1</sub> = V <sub>IN2</sub> = 3.3 V | 1.5 | | | V | | | LIN (III estiola voita | ge | V <sub>IL (EN) 1</sub> | V <sub>IN1</sub> = V <sub>IN2</sub> = 5 V | _ | 4 | 0.5 | V | | | | | V <sub>IL (EN) 2</sub> | V <sub>IN1</sub> = V <sub>IN2</sub> = 3.3 V | - [ | | 0.5 | | | | EN input current | | I <sub>IH</sub> (EN) 1 | $V_{IN1} = V_{IN2} = 5 \text{ V}, V_{EN} = 5 \text{ V}$ | 6 | | 13 | Δ | | | Liv input current | | I <sub>IH (EN) 2</sub> | $V_{IN1} = V_{IN2} = 3.3 \text{ V}, V_{EN} = 3.3 \text{ V}$ | 4 | 4 | 9 | μА | | | V <sub>FB</sub> input voltage | | V <sub>FB1</sub> | $V_{IN1} = V_{IN2} = 5 \text{ V}, V_{EN} = 5 \text{ V}$<br>Tj = 0 to 85°C | 0.792 | 0.8 | 0.808 | - V | | | | | V <sub>FB2</sub> | $V_{IN1} = V_{IN2} = 3.3 \text{ V}, V_{EN} = 3.3 \text{ V}$<br>Tj = 0 to 85°C | 0.792 | 0.8 | 0.808 | | | | V <sub>FB</sub> input current | | I <sub>FB</sub> | $V_{IN1} = V_{IN2} = 2.7 \text{ to } 5.5 \text{ V}$<br>$V_{FB} = V_{IN2}$ | -1 | _ | 1 | μА | | | High-side switch o | n-state resistance | R <sub>DS</sub> (ON) (H) 1 | $V_{IN1} = V_{IN2} = 5 \text{ V}, V_{EN} = 5 \text{ V}$<br>$I_{LX} = -1.5 \text{ A}$ | 1 | 0.08 | - | Ω | | | Tilgh-side switch o | n-state resistance | R <sub>DS</sub> (ON) (H) 2 | $V_{\text{IN1}} = V_{\text{IN2}} = 3.3 \text{ V}, V_{\text{EN}} = 3.3 \text{ V}$ — 0.1 | | 0.1 | _ | 22 | | | On-state resistance of high-side transistor connected to the LSG pin | | RLSG (ON) (H) | $V_{IN1} = V_{IN2} = 5 V$ | l | 0.8 | - | Ω | | | On-state resistance of low-side transistor connected to the LSG pin | | RLSG (ON) (L) | $V_{\text{IN1}} = V_{\text{IN2}} = 5 \text{ V}$ | 1 | 0.4 | 1 | 22 | | | Oscillation frequen | ncy | → fosc | $V_{IN1} = V_{IN2} = V_{EN} = 5 \text{ V}$ | 480 | 600 | 720 | kHz | | | Internal soft-start time | | tss | $V_{IN1} = V_{IN2} = 5 \text{ V}, I_{OUT} = 0 \text{ A},$<br>Measured between 0% and 90% points at $V_{OUT}$ . | 0.5 | 1 | 1.5 | ms | | | External soft-start charge current Is | | I <sub>SS</sub> | $V_{IN1} = V_{IN2} = 5 \text{ V}, V_{EN} = 5 \text{ V}$ | -5 | -8 | -11 | μΑ | | | High-side switch duty cycle Dmax | | Dmax | $V_{IN1} = V_{IN2} = 2.7 \text{ to } 5.5 \text{ V}$ | _ | _ | 100 | % | | | Thermal shutdown (TSD) | Detection temperature | T <sub>SD</sub> | V <sub>IN1</sub> = V <sub>IN2</sub> = 5 V | _ | 150 | _ | °C | | | | Hysteresis | ΔT <sub>SD</sub> | V <sub>IN1</sub> = V <sub>IN2</sub> = 5 V | _ | 15 | _ | | | | Undervoltage<br>lockout (UVLO) | Detection voltage | VUV | $V_{EN} = V_{IN1} = V_{IN2}$ | 2.35 | 2.45 | 2.6 | | | | | Recovery voltage | V <sub>UVR</sub> | $V_{EN} = V_{IN1} = V_{IN2}$ | 2.45 | 2.55 | 2.7 | V | | | | Hysteresis | $\Delta V_{\sf UV}$ | $V_{EN} = V_{IN1} = V_{IN2}$ | _ | 0.1 | _ | | | | L <sub>X</sub> current limit | - | I <sub>LIM</sub> | V <sub>IN1</sub> = V <sub>IN2</sub> = 5 V, V <sub>OUT</sub> = 2 V | 4.4 | 6.2 | _ | Α | | ### **Note on Electrical Characteristics** The test condition $T_j$ = 25°C means a state where any drifts in electrical characteristics incurred by an increase in the chip's junction temperature can be ignored during pulse testing. #### **Application Circuit Examples** Figure 1 shows a typical application circuit using a low-ESR electrolytic or ceramic capacitor for COUT. #### When Using the TCV7101F with an External Low-Side MOSFET: ### When Using the TCV7101F with an External Schottky Barrier Diode: Figure 1 TCV7101F Typical Application Circuit Examples Component values (reference value@ VIN = 5 V, VOUT = 3.3 V, Ta = 25°C) Q<sub>1</sub>: Low-side FET (N-channel MOSFET: TPC6008-H or TPC6012 (T5LS.F) manufactured by Toshiba Corporation) Di: Low-side-Schottky barrier diode (Schottky barrier diode: CMS05 manufactured by Toshiba Corporation) CIN: Input filter capacitor = $10 \mu F$ (ceramic capacitor: GRM21BB30J106K manufactured by Murata Manufacturing Co., Ltd.) COUT: Output filter capacitor = $47 \mu F$ (ceramic capacitor; GRM31CB30J476M manufactured by Murata Manufacturing Co., Ltd.) Cc: Decoupling capacitor = $1 \mu F$ (ceramic capacitor: GRM155B30J105K manufactured by Murata Manufacturing Co., Ltd.) R<sub>FB1</sub>: Output voltage setting resistor = $7.5 \text{ k}\Omega$ RFB2: Output voltage setting resistor = 2.4 k $\Omega$ Rs: Snubber resistor = $10 \Omega$ Cs: Snubber capacitor = 220 pF (ceramic capacitor: GRM1552C1H221J manufactured by Murata Manufacturing Co., Ltd.) L: Inductor = 2.2 µH ( RLF7030T-2R2M5R4 manufactured by TDK-EPC Corporation) CSS is a capacitor for adjusting the soft-start time. 5 2013-11-01 Examples of Component Values (For Reference Only) | Output Voltage Setting Vout | Inductance<br>L | Input Capacitance<br>C <sub>IN</sub> | Output Capacitance<br>C <sub>OUT</sub> | Feedback Resistor<br>R <sub>FB1</sub> | Feedback Resistor<br>R <sub>FB2</sub> | |-----------------------------|-----------------|--------------------------------------|----------------------------------------|---------------------------------------|---------------------------------------| | 1.2 V | 2.2 μΗ | 10 μF | 100 μF | 7.5 kΩ | 15 kΩ | | 1.51 V | 2.2 μΗ | 10 μF | 100 μF | 16 kΩ | 18 kΩ | | 1.8 V | 2.2 μΗ | 10 μF | 100 μF | 15 kΩ | 12 kΩ | | 2.5 V | 2.2 μΗ | 10 μF | 47 μF | 5.1 kΩ | 2.4 kΩ | | 3.3 V | 2.2 μΗ | 10 μF | 47 μF | 7.5 kΩ | 2.4 kΩ | Component values need to be adjusted, depending on the TCV7101F's I/O conditions and the board layout. ### **Application Notes** #### **Inductor Selection** The inductance required for inductor L can be calculated as follows: V<sub>IN</sub>: Input voltage (V) ΔIL: Inductor ripple current (A) \*: Generally, ∆l∟ should be set to approximately 30% of the maximum output current. Since the maximum output current of the TCV7101F is 3.8 A, $\Delta I_L$ should be 1.14 A or so. The inductor should have a current rating greater than the peak output current of 4.4 A. If the inductor current rating is exceeded, the inductor becomes saturated, leading to an unstable DC-DC converter operation. When V<sub>IN</sub> = 5 V and V<sub>OUT</sub> = 3.3 V, the required inductance can be calculated as follows. Be sure to select an appropriate inductor, taking the input voltage range into account. $$\begin{split} L &= \frac{V_{IN} - V_{OUT}}{f_{osc} \cdot \Delta I_L} \cdot \frac{V_{OUT}}{V_{IN}} \\ &= \frac{5 \text{ V} - 3.3 \text{ V}}{600 \text{kHz} \cdot 1.14 \text{A}} \cdot \frac{3.3 \text{ V}}{5 \text{ V}} \\ &= 1.64 \text{ } \mu\text{H} \cdot \text{V} \cdot \text{V} \cdot \text{V} \cdot \text{C} \end{split}$$ Figure 2 Inductor Current Waveform #### Setting the Output Voltage A resistive voltage divider is connected as shown in Figure 3 to set the output voltage; it is given by Equation 3 based on the reference voltage of the error amplifier (0.8 V typ.), which is connected to the Feedback pin, VFB. RFB1 should be up to 30 k $\Omega$ or so, because an extremely large-value RFB1 incurs a delay due to parasitic capacitance at the VFB pin. It is recommended that resistors with a precision of ±1% or higher be used for RFB1 and RFB2. $$V_{OUT} = V_{FB} \cdot \left(1 + \frac{R_{FB1}}{R_{FB2}}\right)$$ $$= 0.8 \text{ V} \cdot \left(1 + \frac{R_{FB1}}{R_{FB2}}\right) \cdot \cdot \cdot \cdot \cdot \cdot (3)$$ Figure 3 Output Voltage Setting Resistors #### **Output Filter Capacitor Selection** Use a low-ESR electrolytic or ceramic capacitor as the output filter capacitor. Since a capacitor is generally sensitive to temperature, choose one with excellent temperature characteristics. As a rule of thumb, its capacitance should be 47 $\mu F$ or greater for applications where $V_{OUT} \geq 2$ V, and 100 $\mu F$ or greater for applications where $V_{OUT} < 2$ V. The capacitance should be set to an optimal value that meets the system's ripple voltage requirement and transient load response characteristics. The phase margin tends to decrease as the output voltage is getting low. Enlarge a capacitance for output flatness when phase margin is insufficient, or the transient load response characteristics cannot be satisfied. Since the ceramic capacitor has a very low ESR value, it helps reduce the output ripple voltage; however, because the ceramic capacitor provides less phase margin, it should be thoroughly evaluated. Output filter capacitors with a smaller value mentioned above can be used by adding a phase compensation circuit to the $V_{FB}$ pin. For example, suppose using three 10 $\mu F$ ceramic capacitors as output filter capacitors; then the phase compensation circuit should be programmed as follows: $$\begin{split} &C_{P1}\left(\mu F\right)=2 \text{ / } R_{FB1}\left(\Omega\right) \cdots \cdots (4) \\ &C_{P2}\left(\mu F\right)=C_{P1}\left(\mu F\right) \times 10 \cdots \cdots (5) \end{split}$$ $$R_{FB2} // R_P = R_{FB1} / 2 \dots (6)$$ - \* Set the upper cut-off frequency of C<sub>P1</sub> and R<sub>FB1</sub> to approx. 60 kHz (f<sub>osc</sub>/10). .....(4) - \* Choose the value of CP2 to produce zero-frequency at 1/10th the upper cut-off frequency. (5) - If R<sub>FB2</sub> is less than half of R<sub>FB1</sub>, R<sub>P</sub> and C<sub>P2</sub> are not necessary. (6 (Only C<sub>P1</sub> allows programming of V<sub>OUT</sub> above 1.8 V.) Figure 4 Phase Compensation Circuit Examples of Component Values in the Phase Compensation Circuit (For Reference Only) The following values need tuning, depending on the TCV7101F's I/O conditions and the board layout. | V <sub>OUT</sub> | C <sub>OUT</sub> | R <sub>FB1</sub> | R <sub>FB2</sub> | RP | C <sub>P1</sub> | C <sub>P2</sub> | |------------------|------------------|------------------|------------------|----------------------|-----------------|-----------------| | 1.2 V | 10 μF × 3 | 7.5 kΩ | 15 kΩ | /4.7 kΩ | 330 pF | 3300 pF | | 1.51 V | 10 μF × 3 | 16 kΩ | 18 kΩ | 15 kΩ | 150 pF | 1500 pF | | 1.8 V | 10 μF × 3 | 15 kΩ | 12 kΩ | <b>\rightarrow</b> - | 220 pF | - | | 2.5 V | 10 μF × 3 | 5.1 kΩ | 2.4 kΩ | _ | 470 pF | - | | 3.3 V | 10 μF × 3 | 7.5 kΩ | 2.4 kΩ | _ | 330 pF | _ | The phase compensation circuit shown above delivers good transient load response characteristics with small-value output filter capacitors by programming f0 (the frequency at which the open-loop gain is equal to 0 dB) to a high frequency. For output filter capacitors, use low-ESR ceramic capacitors with excellent temperature characteristics (such as the JIS B characteristic). Although the external phase compensation circuit improves noise immunity, they should be thoroughly evaluated to ensure that the system's ripple voltage requirement and transient load response characteristics are met. #### **Rectifier Selection** A low-side switch or Schottky barrier diode should be externally connected to the TCV7101F. It is recommended that an N-channel MOSFET TPC6008·H, TPC6012 (T5LS,F) or equivalent be on as a low-side switch. (Please input by 4.5V or more and use the voltage of the drive at the gate when it uses TPC6008·H.) And N-channel MOSFET of a different type can also be used. However, if the switching speed of the external MOSFET is low, a shoot-through current may flow due to the simultaneous conduction of high-side and low-side switches, leading to device failure. Thus, observe the waveform at the Lx pin while operating the TCV7101F with a current close to the rated value to make sure that there is a dead time (the period between the time when the low-side switch is turned off and the high-side switch is turned on) of more than 10 ns. Thorough evaluation is required to ensure that the TCV7101F provides an appropriate dead time even when in the end-product environment. As for the Schottky barrier diode, the CMS05 is recommended to be used. Using a Schottky barrier diode tends to lead to a large voltage overshoot on the Lx pin. Thus, a series RC filter consisting of a resistor of Rs = $10~\Omega$ and a capacitor of Cs = 220~pF should be connected in parallel with the Schottky barrier diode. Power loss of a Schottky barrier diode tends to increase due to an increased reverse current caused by the rise in ambient temperature and self-heating due to a supplied current. The rated current should therefore be derated to allow for such conditions in selecting an appropriate diode. #### **Soft-Start Feature** The TCV7101F has a soft-start feature. If the SS pin is left open, the soft-start time, tss, for VOUT defaults to 1 ms (typ.) internally. The soft-start time can be extended by adding an external capacitor (Css) between the SS and GND pins. The soft-start time can be calculated as follows: The soft-start feature is activated when the TCV7101F exits the undervoltage lockout (UVLO) state after power-up and when the voltage at the EN pin has changed from logic low to logic high. #### Overcurrent Protection (OCP) The TCV7101F has maximum current limiting. The TCV7101F limits the ON time of high side switching transistor and decreases output voltage when the peak value of the Lx terminal current exceeds switching terminal peak current limitation ILIM=6.2A(typ.). #### Undervoltage Lockout (UVLO) The TCV7101F has undervoltage lockout (UVLO) protection circuitry. The TCV7101F does not provide output voltage ( $V_{OUT}$ ) until the input voltage ( $V_{IN2}$ ) has reached $V_{UVR}$ (2.55 V typ.). UVLO has hysteresis of 0.1 V (typ.). After the switch turns on, if $V_{IN2}$ drops below $V_{UV}$ (2.45 V typ.), UVLO shuts off the switch at $V_{OUT}$ . Figure 5 Undervoltage Lockout Operation #### Thermal Shutdown (TSD) The TCV7101F provides thermal shutdown. When the junction temperature continues to rise and reaches TSD (150°C typ.), the TCV7101F goes into thermal shutdown and shuts off the power supply. TSD has a hysteresis of about 15°C (typ.). The device is enabled again when the junction temperature has dropped by approximately 15°C from the TSD trip point. The device resumes the power supply when the soft-start circuit is activated upon recovery from TSD state. Thermal shutdown is intended to protect the device against abnormal system conditions. It should be ensured that the TSD circuit will not be activated during normal operation of the system. Figure 6 Thermal Shutdown Operation ### **Usage Precautions** - The input voltage, output voltage, output current and temperature conditions should be considered when selecting capacitors, inductors and resistors. These components should be evaluated on an actual system prototype for best selection. - Parts of this product in the surrounding are examples of the representative, and the supply might become impossible. Please confirm latest information when using it. - External components such as capacitors, inductors and resistors should be placed as close to the TCV7101F as possible. - The TCV7101F has an ESD diode between the EN and $V_{IN2}$ pins. The voltage between these pins should satisfy $V_{EN} V_{IN2} < 0.3 \text{ V}$ . - Add a decoupling capacitor (Cc) of 0.1 $\mu F$ to 1 $\mu F$ between the GND and $V_{IN2}$ pins. To achieve stable operation, also insert a resistor of about 100 $\Omega$ between the $V_{IN2}$ and $V_{IN1}$ pins to reduce the ripple voltage at the $V_{IN2}$ pin. - The minimum programmable output voltage is 0.8 V (typ.). If the difference between the input and output voltages is small, the output voltage might not be regulated accurately and fluctuate significantly. - GND pin is connected with the back of IC chip and serves as the heat radiation pin. Secure the area of a GND pattern as large as possible for greater of heat radiation. - The overcurrent protection circuits in the Product are designed to temporarily protect Product from minor overcurrent of brief duration. When the overcurrent protective function in the Product activates, immediately cease application of overcurrent to Product. Improper usage of Product, such as application of current to Product exceeding the absolute maximum ratings, could cause the overcurrent protection circuit not to operate properly and/or damage Product permanently even before the protection circuit starts to operate. - The thermal shutdown circuits in the Product are designed to temporarily protect Product from minor overheating of brief duration. When the overheating protective function in the Product activates, immediately correct the overheating situation. Improper usage of Product, such as the application of heat to Product exceeding the absolute maximum ratings, could cause the overheating protection circuit not to operate properly and/or damage Product permanently even before the protection circuit starts to operate. 9 ### **Typical Performance Characteristics** 16 2013-11-01 ### **Package Dimensions** HSON8-P-0505-1.27 Unit: mm 17 2013-11-01 #### RESTRICTIONS ON PRODUCT USE - Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice. - This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission. - Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS. - PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative. - Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part. - Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations. - The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise. - ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT. - Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations. - Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.