TOSHIBA BiCD Integrated Circuit Silicon Monolithic

# **TB6674FAG**

#### **Stepping Motor Driver IC**

 $\ensuremath{\mathsf{TB6674FAG}}$  is a stepping motor driver IC with MOS output transistors.

The IC can control two-phase stepping motor forward and reverse by bipolar driving. A power-saving circuit and a standby circuit are included.

# SSOP16-P-225-1.00A

Weight: 0.14 g (Typ.)

#### **Features**

- One-chip two-phase bipolar stepping motor driver (including two bridge drivers)
- Power saving operation is available.
- Standby operation is available.

Current consumption ≤ 20 µA (typ.)

- Built-in punch-through current restriction circuit for system reliability and noise suppression.
- TTL-compatible inputs INA, INB, PS, and Vs2B terminals
- ON resistance PS = L : 2.9  $\Omega$  (Typ.)

PS = H: 
$$7.9 \Omega$$
 (Typ.)

- High driving ability.
  - : IO (START) 100 mA (MAX) : VS1 ENABLE
  - : IO (HOLD) 50 mA (MAX) : VS2 ENABLE
- Typical PKG SSOP16 pin
- Over current shutdown circuit (ISD).
- Thermal shutdown circuit (TSD).
- Under voltage lockout circuit (UVLO).
- Pull-down resistance for input terminal (250 k $\Omega$ ).

# **Block Diagram**



# Pin Description

| Pin No. | Symbol           | Functional Description                                                        |
|---------|------------------|-------------------------------------------------------------------------------|
| 1       | V <sub>S2A</sub> | Low-voltage power supply terminal                                             |
| 2       | V <sub>CC</sub>  | Power voltage supply terminal for control                                     |
| 3       | IN A             | A-ch forward rotation / reverse rotation signal input terminal, Truth Table 1 |
| 4       | GND              | GND terminal (Logic GND)                                                      |
| 5       | GND              | GND terminal (Logic GND)                                                      |
| 6       | IN B             | B-ch forward rotation / reverse rotation signal input terminal, Truth Table 1 |
| 7       | PS               | Power saving signal input terminal                                            |
| 8       | V <sub>S2B</sub> | Standby signal input terminal, Truth Table 2                                  |
| 9       | V <sub>S1B</sub> | High-voltage power supply terminal                                            |
| 10      | ФВ               | Output B                                                                      |
| 11      | ФВ               | Output B                                                                      |
| 12      | GND              | GND terminal (Power GND)                                                      |
| 13      | GND              | GND terminal (Power GND)                                                      |
| 14      | ΦA               | Output A                                                                      |
| 15      | ФА               | Output A                                                                      |
| 16      | V <sub>S1A</sub> | High-voltage power supply terminal.                                           |

#### **Truth Table 1.**

| Input |    | Output |   |                                       |
|-------|----|--------|---|---------------------------------------|
| PS    | IN | Ф      | Φ | Mode                                  |
| L     | L  | L      | Н | ENABLE V <sub>S1</sub>                |
| L     | Н  | Н      | L | ENABLE V <sub>S1</sub>                |
| Н     | L  | L      | Н | ENABLE V <sub>S2</sub> (Power saving) |
| Н     | Н  | Н      | L | ENABLE V <sub>S2</sub> (Power saving) |

#### **Truth Table 2.**

| V <sub>S2B</sub> | Mode                     |
|------------------|--------------------------|
| L                | POWER OFF (Standby mode) |
| Н                | OPERATION                |

Note: Apply 5 V to  $V_{\mbox{\scriptsize S2A}}$  as a supply terminal.

#### <Terminal circuit>



The diagram is partly-provided and omitted or simplified for explanatory purposes.

3



### Absolute Maximum Ratings (Ta = 25°C)

| Characteristic        | Symbol                | Rating                | Unit |  |
|-----------------------|-----------------------|-----------------------|------|--|
|                       | V <sub>CC</sub>       | 6.0                   |      |  |
| Supply voltage        | V <sub>S1</sub>       | 24.0                  | V    |  |
|                       | V <sub>S2</sub>       | Up to V <sub>CC</sub> |      |  |
|                       | I <sub>O (PEAK)</sub> | ±200                  | 1    |  |
| Output current        | Io (START)            | ±100                  | mA   |  |
|                       | I <sub>O (HOLD)</sub> | ±50                   |      |  |
| Input voltage         | V <sub>IN</sub>       | Up to V <sub>CC</sub> | V    |  |
| Power dissipation     | PD                    | 0.78 (Note)           | W    |  |
| Operating temperature | T <sub>opr</sub>      | -30 to 75             | °C   |  |
| Storage temperature   | T <sub>stg</sub>      | -55 to 150            | °C   |  |

Note: This value is obtained if mounting is on a 50 mm  $\times$  50 mm  $\times$  1.6 mm PCB, 40 % or more of which is occupied by copper.

# Operating Conditions (Ta = 25°C)

| Characteristic                    | Symbol           | Min | Тур. | Max             | Unit |
|-----------------------------------|------------------|-----|------|-----------------|------|
|                                   | V <sub>CC</sub>  | 4.5 | _    | 5.5             |      |
| Supply voltage                    | V <sub>S1</sub>  | 8.0 | _    | 22.0            | V    |
|                                   | V <sub>S2A</sub> | 2.7 | _    | 5.5             |      |
| Output current                    | Io               | _   | _    | ±100            | mA   |
| Input voltage                     | V <sub>IN</sub>  | 0   | _    | V <sub>CC</sub> | V    |
| Maximum frequency of input pulse  | f <sub>IN</sub>  | _   | _    | 25              | kHz  |
| Minimum resolution of input pulse | tw               | 20  | _    | _               | μS   |

Value of ON resistance tends to increase when the difference between Vs1 and Vs2A becomes 5 V or less.

TB6674FAG

# Electrical Characteristics (Unless otherwise specified, Ta = 25°C, $V_{CC}$ = 5 V, $V_{S1}$ = 12 V, and $V_{S2A}$ = 5 V)

| Characteris           | stic                                      | Symbol              | Test<br>Cir-<br>cuit | Test Condition                                                                | on                        | Min  | Тур. | Max | Unit |
|-----------------------|-------------------------------------------|---------------------|----------------------|-------------------------------------------------------------------------------|---------------------------|------|------|-----|------|
|                       |                                           | I <sub>CC1</sub>    |                      | PS: H, V <sub>S2B</sub> : H                                                   |                           | _    | 3    | 5   | A    |
| Supply current        |                                           | I <sub>CC2</sub>    | 1                    | PS: L, V <sub>S2B</sub> : H                                                   |                           | _    | 3    | 5   | mA   |
|                       |                                           | I <sub>CC3</sub>    |                      | V <sub>S2B</sub> : L                                                          |                           | _    | 1    | 20  | μА   |
|                       | High                                      | V <sub>IN H</sub>   |                      |                                                                               |                           | 2.0  | _    | Vcc |      |
| Input voltage         | Low                                       | V <sub>IN L</sub>   | _                    | INA, INB, PS, V <sub>S2B</sub>                                                |                           | -0.2 | _    | 0.8 | V    |
| Input hysteresis vol  | tage*                                     | V <sub>INhys</sub>  | 1                    |                                                                               |                           |      | 90   | -   | mV   |
| Input current         |                                           | I <sub>IN (H)</sub> | 1                    | INA, INB, PS, $V_{S2B}$<br>$V_{IN}$ = 5.0 V<br>Built in pull-down resistance. |                           | 5    | 20   | 38  | μΑ   |
|                       | I <sub>IN (L)</sub> V <sub>IN</sub> = 0 V |                     |                      | ı                                                                             | _                         | 1    | μΑ   |     |      |
| Output ON register    | 00                                        | R <sub>on 1H</sub>  | 2                    | PS: L, V <sub>S2B</sub> : H                                                   | I <sub>OUT</sub> = 200 mA | ı    | 2    | 5   |      |
| Output ON resistan    | Output ON resistance                      |                     | 3                    | PS: H, V <sub>S2B</sub> : H                                                   | I <sub>OUT</sub> = 50 mA  | I    | 7    | 16  | Ω    |
|                       |                                           | R <sub>on L</sub>   | 2                    | V <sub>S2B</sub> : H                                                          | I <sub>OUT</sub> = 200 mA | 1    | 0.9  | 3.5 |      |
| Diodo forward volta   | 100                                       | V <sub>FU</sub>     | 4                    | L = 250 mA DC = L                                                             |                           | ı    | 1.2  | 2.5 | V    |
| Diode forward voltage |                                           | V <sub>FL</sub>     | 7                    | I <sub>F</sub> = 350 mA, PS = L                                               |                           | -    | 1.0  | 2.2 | v    |
| Delay time            |                                           | t <sub>pLH</sub>    |                      | IN A                                                                          |                           | _    | 0.5  | _   |      |
|                       |                                           | t <sub>pHL</sub>    | _                    | _ IN - Φ                                                                      |                           | _    | 0.5  | _   | μS   |
| Thermal shutdown      | circuit*                                  | TSD                 | _                    | (Design target only)                                                          |                           | -    | 160  | _   | °C   |
| TSD hysteresis *      |                                           | TSDhys              | _                    | (Design target only)                                                          |                           | 1    | 20   |     | °C   |

<sup>\*:</sup> Toshiba does not implement testing before shipping.

#### **Under voltage Lockout Circuit (UVLO)**

An under voltage lockout circuit is included.

Outputs are turned off (Hi-Z) under the conditions as follows;

 $V_{CC} \le 4.0 \text{ V}$  (Design target) or

 $V_{S1A} \le 6.0 \text{ V}$  (Design target) and  $V_{S1B} \le 6.0 \text{ V}$  (Design target) or

VS2A ≤ 2.2 V (Design target)

The UVLO circuit has a hysteresis and the function recovers under the conditions as follows;

VCC = 4.1 V (Design target), VS1A/ VS1B = 6.5 V (Design target), VS2A = 2.3 V (Design target)







VS2A voltage
2.3 V (design target only)
2.2 V (design target only)
UVLO operation
H
Output pin
L
Normal operation
OFF (Hi-Z)



#### **Over Current Protection (ISD) Circuit**

The IC has the over current protection circuit that monitors the current flowing through each output power transistor. If a current, which is out of the detecting current, is sensed at any one of these transistors, all output transistors are turned off (Hi-Z). (However, ISD is not included in upper PchDMOS when PS is high level (Vs2A is 5 V usage) because ON resistance is large.

Masking time is  $20 \mu s$ . The operation does not recover automatically (latch method). There are two recovery methods written below.

- (1) Power monitor turns on when any of the power supply decreases and reaches the specified voltage.
- (2) Vs2B is set low level for 20  $\mu s$  or more and then set high. The operation recovers in 10  $\mu s$ .

Reference design target of detecting current is as follows;

PS = L, V<sub>S1A</sub> (12 V) : PchDMOS = 1.1 A

PS = H/PS = L in common :Lower NchDMOS = 1.4 A

Please reduce the external noise to prevent malfunction for ISD.



8

2014-10-15

# Thermal Shutdown Circuit (TSD)

The TB6674FAG has a thermal shutdown circuit. If the junction temperature  $(T_j)$  exceeds 160°C (design target only), all the outputs are tuned off (Hi-Z).

It recovers automatically at 140°C. It has a hysteresis width of 20°C.

TSD = 160°C (design target only)



Test Circuit 1.  $I_{CC1}$ ,  $I_{CC2}$ ,  $I_{CC3}$ ,  $I_{IN A}$ ,  $I_{IN B}$ , and  $I_{PS}$ 



| Measuring meth | od |  |
|----------------|----|--|
|----------------|----|--|

| Item              | SW <sub>1</sub> | SW <sub>2</sub> | SW <sub>3</sub> | SW <sub>4</sub> |
|-------------------|-----------------|-----------------|-----------------|-----------------|
| I <sub>CC1</sub>  | b               | b               | а               | а               |
| I <sub>CC2</sub>  | b               | b               | b               | а               |
| I <sub>CC3</sub>  | b               | b               |                 | b               |
| I <sub>IN A</sub> | а               | _               | _               | а               |
| I <sub>IN B</sub> |                 | а               |                 | а               |
| I <sub>PS</sub>   | _               | _               | а               | а               |

All terminals of INA, INB, and PS should output low or be connected to the ground terminal in measuring  $I_{CC3}$ .

10

Test Circuit 2. Ron  $_{1H1}$ , Ron  $_{1H2}$ , Ron  $_{L2}$ , and Ron  $_{L3}$ 



\*: Adjust R<sub>L</sub> to correspond to I<sub>L</sub>.

| Item                 | SW <sub>1</sub> | SW <sub>2</sub> | SW <sub>3</sub> | SW <sub>4</sub> | SW <sub>5</sub> | I <sub>L</sub> (mA) |
|----------------------|-----------------|-----------------|-----------------|-----------------|-----------------|---------------------|
|                      | а               | _               |                 | а               |                 |                     |
| V                    | b               | _               | b               | b               |                 | 100                 |
| V <sub>SAT</sub> 1H1 | _               | а               | Ь               | d               | а               | 100                 |
|                      | _               | b               |                 | С               |                 |                     |
|                      | а               | _               |                 | а               |                 |                     |
| V                    | b               | _               | b               | b               | a .             | 400                 |
| V <sub>SAT 1H2</sub> | _               | а               |                 | d               |                 |                     |
|                      | _               | b               |                 | С               |                 |                     |
|                      | а               | _               |                 | b               |                 |                     |
| V0.710               | b               | _               |                 | а               | b               | 100                 |
| V <sub>SAT L2</sub>  |                 | а               | _               | С               |                 |                     |
|                      |                 | b               |                 | d               |                 |                     |
|                      | а               | _               |                 | b               |                 |                     |
| V0.7.0               | b               | _               | b               | а               | ] [             | 400                 |
| V <sub>SAT L3</sub>  |                 | а               | J               | С               | b               | 400                 |
|                      |                 | b               |                 | d               |                 |                     |

Test Circuit 3. Ron <sub>2H1</sub>, Ron <sub>2H2</sub>, and Ron <sub>L1</sub>



\*: Adjust R<sub>L</sub> to correspond to I<sub>L</sub>.

| Item                 | SW <sub>1</sub> | SW <sub>2</sub> | SW <sub>3</sub> | SW <sub>4</sub> | SW <sub>5</sub> | I <sub>L</sub> (mA) |
|----------------------|-----------------|-----------------|-----------------|-----------------|-----------------|---------------------|
|                      | а               | _               |                 | а               |                 |                     |
| V                    | b               | _               |                 | b               |                 | 20                  |
| V <sub>SAT 2H1</sub> | _               | а               | а               | С               | а               | 20                  |
|                      | _               | b               |                 | d               |                 |                     |
|                      | а               | _               | a               | а               | - a             | 100                 |
| Vo. 1.7. 0110        | b               |                 |                 | b               |                 |                     |
| V <sub>SAT 2H2</sub> |                 | а               |                 | С               |                 |                     |
|                      |                 | b               |                 | d               |                 |                     |
|                      | а               |                 |                 | b               |                 |                     |
| V0.17.1              | b               |                 | _               | а               | h               | 00                  |
| V <sub>SAT L1</sub>  | _               | а               | а               | С               | b               | 20                  |
|                      | _               | b               |                 | d               |                 |                     |

# Test Circuit 4. $V_{F\ U_i}$ and $V_{F\ L}$



| Item             | SW <sub>1</sub> | SW <sub>2</sub> |
|------------------|-----------------|-----------------|
|                  | а               |                 |
| V <sub>F U</sub> | b               |                 |
|                  | С               | е               |
|                  | d               |                 |
|                  |                 | а               |
| \/               |                 | b               |
| V <sub>F</sub> L | е               | С               |
|                  |                 | d               |

# Timing Chart (two-phase excitation)



tpLH :  $0.5\mu s$  (typ.) tpHL :  $0.5\mu s$  (typ.)

#### **Thermal Performance Characteristics**



#### **Application Circuit**



- Note 1: Connect the V<sub>S2A</sub> terminal to the lower supply voltage (5 V).
- Note 2: Supply smoothing capacitor\* should be connected between each supply terminal (Vcc,  $V_{S2A}$ , and  $V_{S1A/B}$ ) and GND terminal. \*: (Ex.): Capacitors of tens of  $\mu F$  and 0.1  $\mu F$  which are connected in parallel.
- Note 3: Utmost care is necessary in the design of the output,  $V_{CC}$ ,  $V_{S1A/B}$ , and GND lines since the IC may be destroyed by short-circuiting between outputs, air contamination faults, or faults due to improper grounding, or by short-circuiting between contiguous terminals.
- Note 4: By our short-circuited examination of neighboring terminals, when 9 and 10 terminals or 15 and 16 terminals are short-circuited, the TB6674FAG might to be destroyed and cause the trouble of smoking etc. Please use an appropriate fuse to the power supply line.
- Note 5: Connect  $V_{S1A}$  terminal and  $V_{S1B}$  terminal externally.
- Note 6: Connect each GND terminal externally.

# **Package Dimensions**

SSOP16-P-225-1.00A

Unit: mm



Weight: 0.14 g (Typ.)

#### **Notes on Contents**

#### 1. Block Diagrams

Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes.

#### 2. Equivalent Circuits

The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

#### 3. Timing Charts

Timing charts may be simplified for explanatory purposes.

#### 4. Application Circuits

The application circuits shown in this document are provided for reference purposes only. Thorough evaluation is required, especially at the mass production design stage.

Toshiba does not grant any license to any industrial property rights by providing these examples of application circuits.

#### 5. Test Circuits

Components in the test circuits are used only to obtain and confirm the device characteristics. These components and circuits are not guaranteed to prevent malfunction or failure from occurring in the application equipment.

#### IC Usage Considerations Notes on handling of ICs

- [1] The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings.

  Exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.
- [2] Use an appropriate power supply fuse to ensure that a large current does not continuously flow in case of over current and/or IC failure. The IC will fully break down when used under conditions that exceed its absolute maximum ratings, when the wiring is routed improperly or when an abnormal pulse noise occurs from the wiring or load, causing a large current to continuously flow and the breakdown can lead smoke or ignition. To minimize the effects of the flow of a large current in case of breakdown, appropriate settings, such as fuse capacity, fusing time and insertion circuit location, are required.
- [3] If your design includes an inductive load such as a motor coil, incorporate a protection circuit into the design to prevent device malfunction or breakdown caused by the current resulting from the inrush current at power ON or the negative current resulting from the back electromotive force at power OFF. IC breakdown may cause injury, smoke or ignition.
  - Use a stable power supply with ICs with built-in protection functions. If the power supply is unstable, the protection function may not operate, causing IC breakdown. IC breakdown may cause injury, smoke or ignition.
- [4] Do not insert devices in the wrong orientation or incorrectly.
  - Make sure that the positive and negative terminals of power supplies are connected properly.
  - Otherwise, the current or power consumption may exceed the absolute maximum rating, and exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.
  - In addition, do not use any device that is applied the current with inserting in the wrong orientation or incorrectly even just one time.

#### Points to remember on handling of ICs

#### (1) Heat Radiation Design

In using an IC with large current flow such as power amp, regulator or driver, please design the device so that heat is appropriately radiated, not to exceed the specified junction temperature  $(T_i)$  at any time and condition. These ICs generate heat even during normal use. An inadequate IC heat radiation design can lead to decrease in IC life, deterioration of IC characteristics or IC breakdown. In addition, please design the device taking into considerate the effect of IC heat radiation with peripheral components.

#### (2) Back-EMF

When a motor rotates in the reverse direction, stops or slows down abruptly, a current flow back to the motor's power supply due to the effect of back-EMF. If the current sink capability of the power supply is small, the device's motor power supply and output terminals might be exposed to conditions beyond absolute maximum ratings. To avoid this problem, take the effect of back-EMF into consideration in system design.

#### RESTRICTIONS ON PRODUCT USE

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH
  MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without
  limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for
  automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions,
  safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE
  PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your
  TOSHIBA sales representative.
- · Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without
  limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile
  technology products (mass destruction weapons). Product and related software and technology may be controlled under the
  applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the
  U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited
  except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES
   OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.