

### **Smart Gate Driver Coupler Evaluation Board**

### **Reference Guide**

### **RD224-RGUIDE-01**

© 2021 Toshiba Electronic Device Solutions Corporation

### 1. Outline of TLP5214/TLP5214A, (TLP5212) Evaluation Board

### This evaluation board facilitates the characteristic evaluation of the Smart Gate Driver Coupler (SGD).

- Peripheral circuit consisting of resistors, capacitors, and ICs required for evaluation is implemented.
- Buffer circuit and output buffer transistors for LED drive are also implemented, eliminating the need to connect these circuits externally.
- Blanking capacitors, DESAT voltages, and output-peak currents are adjustable, Active mirror clamp, gate negative power supply, and external blanking circuit can be enabled/disabled.



#### Blanking capacitor:

The blanking capacitance  $C_{BLANK}$  adjusts the amount of time (blanking time  $t_{BLANK}$ ) before overcurrent protection is enabled.

#### **DESAT Voltage:**

DESAT voltage is the voltage threshold at which the overcurrent protection operation is activated. When the collector voltage of IGBT rises due to abnormal overcurrent, the DESAT terminal voltage also rises accordingly. When the DESAT terminal voltage reaches DESAT voltage, the overcurrent protection operation is enabled.

#### Active mirror clamp (AMC):

IGBT may malfunction when turned off due to a steep voltage change in the mirror capacitance between the gate and collector. The active mirror clamp function forcibly bypasses and clamps the gate and emitter to prevent this malfunction.

#### External blanking circuit:

When the blanking time becomes longer due to increase in blanking capacitance, the external blanking circuit charges the blanking capacitance of SGD by supplying current ( $I_{CHARGE}$ ) to shorten the blanking time.

#### Gate negative power supply:

By using a negative power supply, the gate potential becomes a negative when IGBT is turned off. This prevents malfunction due to mirror capacitance.

| Circuit on this evaluation board is designed for the evaluation of the characteristics of smart gate driver couplers.<br>This circuit specification does not guarantee the characteristics and reliability of the set.<br>Thank you for your understanding. |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ci<br>Tl<br>Tl                                                                                                                                                                                                                                              |

2. External View of Evaluation Board and **Internal Circuit Diagram of TLP5214A** Frontside of evaluation board Backside of the evaluation board 12/TLP5222 evaluation bo TLP5214A TLP5214 TLP 5214A Internal circuit (TLP5212)

### **2. Evaluation Board Terminal Layout**



| Symbol | Terminal Name                        |
|--------|--------------------------------------|
| J1     | FAULT Monitor                        |
| J2     | I <sub>F</sub> _in / V <sub>IN</sub> |
| J3     | V <sub>IN</sub> Monitor              |
| J4     | I <sub>F</sub> Monitor               |
| J5     | V <sub>OUT</sub> Monitor             |
| J6     | $V_{\text{LED}}$ in                  |
| J7     | V <sub>DESAT</sub> Monitor           |
| J8     | V <sub>CC2</sub> Monitor             |
| J9     | V <sub>EE</sub> Monitor              |
| J10    | IGBT_E                               |
| J11    | IGBT_C                               |
| J12    | IGBT_G                               |
| J13    | IGBT_G Monitor                       |
| J14    | IGBT E, C, G                         |
| J15    | $V_{CC2}, V_{E}, V_{EE}$             |

### **2. Evaluation Board Terminal Layout**



| Symbol | Terminal Name           |
|--------|-------------------------|
| W1     | V <sub>CC1</sub>        |
| W2     | FAULT Monitor           |
| W3     | GND                     |
| W4     | V <sub>IN</sub> Monitor |
| W5     | CATHODE                 |
| W6     | V <sub>LED</sub>        |
| W7     | DESAT                   |
| W8     | COLLECTOR               |
| W9     | V <sub>OUT</sub>        |
| W10    | V <sub>E</sub>          |
| W11    | V <sub>E</sub>          |
| W12    | GND (V <sub>S</sub> )   |
| W13    | V <sub>CC2</sub>        |
| W14    | V <sub>EE</sub>         |

### **2. Evaluation Board Terminal Layout**

### Terminals layout- Test pin Rg' (R20) status Active Not U E-JP10 Open offer Tr status Cblan Pin1-Open . . Pin1-2 P6 6 TOSHIBA 👩 TLP5212/TLP5222 evaluation board

| Symbol | Terminal Name    |
|--------|------------------|
| TP4    | V <sub>CC2</sub> |
| TP5    | V <sub>E</sub>   |
| TP6    | V <sub>EE</sub>  |

Terminal blocks on the board, are connected

as indicated by the arrows in the figure

below.

Use the connection method suitable for your environment.



### **3. Evaluation Board Connection Diagram**



### 4. Appearance and Main Functions of the Evaluation Board



### List of Mounting Facility on Evaluation Board 1

| Function                                               | Jumper No. | Function selection |                | Detail |
|--------------------------------------------------------|------------|--------------------|----------------|--------|
| ● LED drive circuit                                    |            | When using         | When not using | P.11   |
|                                                        | JP1        | Connect 2-3pin     | Connect 1-2pin |        |
|                                                        | JP2        | Short              | Open           |        |
|                                                        | JP3        | Connect 1-2pin     | Connect 2-3pin |        |
| <ul> <li>Buffer transistor drive circuit</li> </ul>    |            | When using         | When not using | P.12   |
|                                                        | JP4        | Connect 2-3pin     | Connect 1-2pin |        |
|                                                        | JP5        | Connect 2-3pin     | Connect 1-2pin |        |
|                                                        | JP6        | Short              | Open           |        |
|                                                        | JP7        | Connect 2-3pin     | Connect 1-2pin |        |
|                                                        | JP8        | Short              | Open           |        |
| <ul> <li>Active mirror clamp</li> </ul>                |            | When using         | When not using | P.13   |
|                                                        | JP9        | Connect 1-2pin     | Connect 2-3pin |        |
| <ul> <li>Gate negative voltage power supply</li> </ul> |            | When using         | When not using | P.13   |
|                                                        | JP10       | Open               | Short          |        |

### ■ Jumper pin connection example: 3pin type



### ■ Jumper pin connection example: 2pin type





Open



9

### List of Mounting Facility on Evaluation Board ②

| Function                                                  | Jumper No. | Function selection |                | Detail |
|-----------------------------------------------------------|------------|--------------------|----------------|--------|
| • Externally connected Cg                                 |            | When using         | When not using | P.13   |
|                                                           | JP11       | Short              | Open           |        |
| ● DESAT function                                          |            | When using         | When not using | P.15   |
|                                                           | JP12       | Open               | Short          |        |
| • DESAT protective device                                 |            | When using         | When not using | P.15   |
|                                                           | JP15       | Short              | Open           |        |
|                                                           | JP16       | Short              | Open           |        |
|                                                           |            | FRD1 only          | FRD1 + FRD2    |        |
|                                                           | JP17       | Connect 2-3pin     | Connect 1-2pin |        |
| ● Gate Resistor Separation Function for On/Off            |            | When using         | When not using | P.14   |
|                                                           | JP13       | Short              | Open           |        |
| <ul> <li>Power device collector/drain terminal</li> </ul> |            | When using         | When not using | P.14   |
| connection                                                | JP14       | Short              | Open           |        |

■ Jumper pin connection example: 3pin type



■ Jumper pin connection example: 2pin type





### 4. Appearance and Main Functions of Evaluation Board ① LED Drive Circuit

Allows selection of using/not-using of logic IC driving input LED. When using, the gate driving of the power device can be performed with 5V CMOS signal input rather than the current input.



### LED drive circuit while using/not using





### 4. Appearance and Main Functions of Evaluation Board 2 Buffer Transistor Drive Circuit

If the output current of the installed smart gate driver coupler does not provide enough gate drive capability for the subsequent power device, a buffer transistor (TPCP8902) is used to amplify the current.

When used, the base resistance/gate resistance, and capacitor constant are set according to the voltage conditions and output current.



### 4. Appearance and Main Functions of Evaluation Board ③



#### Active mirror clamp

Used to suppress malfunction caused by the mirror capacitance of the power device using the AMC function of the installed SGD.

| JP No. | When using AMC | When not using AMC |
|--------|----------------|--------------------|
| JP9    | Connect 1-2pin | Connect 2-3pin     |

#### Gate negative voltage power supply

When the power device is turned off, the gate potential is set negative to prevent false turn ON.

When a negative power supply is used, VE and VEE are separated and VEE is set to a negative potential.

| JP No. | When using negative<br>power supply | When using only positive power supply |
|--------|-------------------------------------|---------------------------------------|
| JP10   | Open                                | Short                                 |

#### External Cg

While adjusting the gate input capacitance, an external capacitive load Cg can used Instead of the gate input capacitance of the power device.

| JP No. | When using external Cg | When not using<br>external Cg |
|--------|------------------------|-------------------------------|
| JP11   | Short                  | Open                          |

#### External blanking circuit

If the blanking capacitor is increased to prevent DESAT false detection due to noise, the detection of a short circuit by only ICHARGE of SGD gets delayed, so the current is supplied from this circuit to keep the blanking time within the short circuit tolerance of the power device.

| Part<br>No. | Icharge enhancement                        | Without Icharge<br>enhancement |
|-------------|--------------------------------------------|--------------------------------|
| R11         | Resistance insertion<br>(Default is 10 kΩ) | Open                           |

### 4. Appearance and Main Functions of Evaluation Board ④

# Cblank JP3 | Pin1-2 TOSHIBA @ TLP5212/TLP5222 evaluation board

#### Gate resistor isolation function for on/off

This function is used when the user needs to set the gate resistor Rg independently for gate charging and discharging, respectively.



#### Power device collector/drain terminal connection

Set to open when the collector / drain terminals of the power element are separated and evaluation and adjustment are performed using only the blanking capacitor.

| JP No. | Power device<br>connection enabled | Power device<br>connection disabled |
|--------|------------------------------------|-------------------------------------|
| JP14   | Short                              | Open                                |

## 4. Appearance and Main Functions of the Evaluated Board (5) DESAT Function

#### **DESAT** function

If SGD-protection feature is not required, short-circuit JP12 to deactivate DESAT detection feature.

| JP No. | When using DESAT | When not using DESAT |
|--------|------------------|----------------------|
| JP12   | Open             | Short                |

#### **DESAT** circuit protection device

They are basically short-circuited to protect DESAT terminal of SGD.

| JP No. | When using protection device | When not using protection device |  |
|--------|------------------------------|----------------------------------|--|
| JP15   | Short                        | Open                             |  |
| JP16   | Short                        | Open                             |  |

#### High Voltage Fast Recovery Diode (FRD)

The inverse withstand voltage of FRD1 is 1200 V, but if it is insufficient, add a FRD2 with a 1200 V inverse withstand voltage as well.





### Terms of Use

This terms of use is made between Toshiba Electronic Devices and Storage Corporation ("We") and customers who use documents and data that are consulted to design electronics applications on which our semiconductor devices are mounted ("this Reference Design"). Customers shall comply with this terms of use. Please note that it is assumed that customers agree to any and all this terms of use if customers download this Reference Design. We may, at its sole and exclusive discretion, change, alter, modify, add, and/or remove any part of this terms of use at any time without any prior notice. We may terminate this terms of use at any time and for any reason. Upon termination of this terms of use, customers shall destroy this Reference Design. In the event of any breach thereof by customers, customers shall destroy this Reference Design, and furnish us a written confirmation to prove such destruction.

#### 1. Restrictions on usage

1. This Reference Design is provided solely as reference data for designing electronics applications. Customers shall not use this Reference Design for any other purpose, including without limitation, verification of reliability.

2. This Reference Design is for customer's own use and not for sale, lease or other transfer.

3. Customers shall not use this Reference Design for evaluation in high or low temperature, high humidity, or high electromagnetic environments.

4. This Reference Design shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.

#### 1. Limitations

1. We reserve the right to make changes to this Reference Design without notice.

2. This Reference Design should be treated as a reference only. We are not responsible for any incorrect or incomplete data and information.

3. Semiconductor devices can malfunction or fail. When designing electronics applications by referring to this Reference Design, customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of semiconductor devices could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Customers must also refer to and comply with the latest versions of all relevant our information, including without limitation, specifications, data sheets and application notes for semiconductor devices, as well as the precautions and conditions set forth in the "Semiconductor Reliability Handbook".

4. When designing electronics applications by referring to this Reference Design, customers must evaluate the whole system adequately. Customers are solely responsible for all aspects of their own product design or applications. WE ASSUME NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.

5. No responsibility is assumed by us for any infringement of patents or any other intellectual property rights of third parties that may result from the use of this Reference Design. No license to any intellectual property right is granted by this terms of use, whether express or implied, by estoppel or otherwise.

6. THIS REFERENCE DESIGN IS PROVIDED "AS IS". WE (a) ASSUME NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (b) DISCLAIM ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO THIS REFERENCE DESIGN, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.

#### 1. Export Control

Customers shall not use or otherwise make available this Reference Design for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). This Reference Design may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of this Reference Design are strictly prohibited except in compliance with all applicable export laws and regulations.

#### 1. Governing Laws

This terms of use shall be governed and construed by laws of Japan.