# 32-bit RISC Microcontroller TX03 Series # TMPM372FWUG TMPM373FWDUG TMPM374FWUG **Revision 1.3** 2023-07 **TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION** #### Contents | Contents | 2 | |---------------------------------------------------------|----| | List of figures | 19 | | List of Tables | 23 | | 1. Features | 29 | | 1.1. Products Lists Categorized by Functions | 33 | | 1.2. Block Diagram | 34 | | 1.3. Pin Layout (top view) | 35 | | 1.3.1. LQFP64 | 35 | | 1.3.2. LQFP48 | 36 | | 1.3.3. LQFP44 | 37 | | 1.4. Pin Name and Functions | 38 | | 1.4.1. Functional Pin and Ports Assignment (Pin Number) | 38 | | 1.5. Power Supply Type and Supply Pins | 42 | | 2. Processor Core | 43 | | 2.1. Information on the processor core | 43 | | 2.2. Configurable Options | 44 | | 2.3. Exceptions / Interrupts | 44 | | 2.3.1. Number of Interrupt Inputs | 44 | | 2.3.2. Number of Priority Level Interrupt Bits | 44 | | 2.3.3. SysTick | 45 | | 2.3.4. SYSRESETREQ | 45 | | 2.3.5. LOCKUP | 45 | | 2.3.6. Auxiliary Fault Status register | 45 | | 2.4. Events | 45 | | 2.5. Power Management | 46 | | 2.6. Exclusive access | 46 | |-----------------------------------------------|----| | 3. Memory Map | 47 | | 3.1. Memory Map | 47 | | 3.1.1. Memory Map | 48 | | 3.2. Details of SFR area | 49 | | 4. RESET Operation | 50 | | 4.1. State before RESET | 50 | | 4.2. State during RESET | 50 | | 4.3. State after releasing RESET | 50 | | 5. Clock/Mode Control (CG) | 51 | | 5.1. Features | 51 | | 5.2. Registers | 52 | | 5.2.1. Register List | 52 | | 5.2.2. CGSYSCR (System control register) | 53 | | 5.2.3. CGOSCCR (Oscillation control register) | 54 | | 5.2.4. CGSTBYCR (Standby control register) | 56 | | 5.2.5. CGPLLSEL (PLL Selection Register) | 57 | | 5.3. Clock Control | 58 | | 5.3.1. Clock Type | 58 | | 5.3.2. Initial Values after Reset | 58 | | 5.3.3. Clock System Diagram | 59 | | 5.3.4. Clock Multiplication Circuit (PLL) | 60 | | 5.3.5. Warming-up Function | 61 | | 5.3.6. System Clock | 62 | | 5.3.7. Prescaler Clock Control | 64 | | 5.4. Modes and Mode Transitions | 64 | | 5.4.1. Mode Transitions | 64 | | 5.5. Operation Mode | 65 | |---------------------------------------------------|-----| | 5.5.1. NORMAL Mode | 65 | | 5.6. Low Power Consumption Modes | 65 | | 5.6.1. IDLE Mode | 66 | | 5.6.2. STOP Mode | 67 | | 5.6.3. Low power Consumption Mode Setting | 68 | | 5.6.4. Operational Status in Each Mode | 69 | | 5.6.5. Releasing the Low Power Consumption Mode | 70 | | 5.6.6. Warming-up | 72 | | 5.6.7. Clock Operation in Mode Transition | 73 | | 6. Exceptions | 74 | | 6.1. Outline | 74 | | 6.1.1. Types | 74 | | 6.1.2. Handling Flowchart | 75 | | 6.2. RESET Exceptions | 82 | | 6.3. SysTick | 82 | | 6.4. Interrupts | 83 | | 6.4.1. Non-Maskable Interrupt (NMI) | 83 | | 6.4.2. Maskable Interrupt | 83 | | 6.4.3. Interrupt Request | 83 | | 6.4.4. List of Interrupt Sources for Each Product | 87 | | 6.4.5. Interrupt Detection Level | 90 | | 6.4.6. Handling Method | 91 | | 6.5. Exception/Interrupt-Related Registers | 98 | | 6.5.1. Register List | 98 | | 6.5.2. NVIC Registers | 100 | | 6.5.3. CG Registers | 127 | | 7. | Product Information | 140 | |----|------------------------------------------------------------------|-----| | 7 | 7.1. Information of Each Peripheral Function | 140 | | | 7.1.1. Clock/Mode Control (CG) | 140 | | | 7.1.2. Exception | 141 | | | 7.1.3. Internal High-speed Oscillation Adjustment Function (TRM) | 142 | | | 7.1.4. Input/output Port | 143 | | | 7.1.5. 16-bit Timer/event Counter (TMRB) | 144 | | | 7.1.6. Serial Channel (SIO/UART) | 148 | | | 7.1.7. 12-bit analog-to-digital converter (ADC) | 150 | | | 7.1.8. Motor Control Circuit (PMD) | 152 | | | 7.1.9. Vector Engine (VE) | 155 | | | 7.1.10. Encoder Input Circuit (ENC) | 156 | | | 7.1.11. Voltage Detection circuit (VLTD) | 158 | | | 7.1.12. Frequency detection circuit (OFD) | 159 | | | 7.1.13. Watchdog Timer (WDT) | 160 | | | 7.1.14. Flash memory | 161 | | | 7.1.15. Protect/Security Function | 163 | | | 7.1.16. Debug Interface | 164 | | 8. | Internal High-speed Oscillation Adjustment Function (TRM) | 165 | | 8 | 3.1. Block Diagram | 165 | | 8 | 3.2. Registers | 166 | | | 8.2.1. Register list | 166 | | | 8.2.2. TRMOSCPRO (Protect register) | 166 | | | 8.2.3. TRMOSCEN (Enable register) | 167 | | | 8.2.4. TRMOSCINIT (Initial trimming value monitor register) | 168 | | | 8.2.5. TRMOSCSET (Trimming value setting register) | 169 | | 8 | 3.3. Operational Description | 170 | | | 8.3.1. Outline | 170 | |----|--------------------------------------------------------------|-----| | | 8.3.2. Adjustment range | 170 | | | 8.3.3. Internal Oscillation Frequency Measurement using TMRB | 171 | | 9. | Input/output Port | 172 | | | 9.1. Outlines | 172 | | | 9.2. Signal Connection list | 173 | | | 9.3. Registers | 177 | | | 9.3.1. List of Register | 178 | | | 9.3.2. List of Port Functions and Settings | 179 | | | 9.4. Block Diagrams of Ports | 188 | | | 9.4.1. Type T1 | 189 | | | 9.4.2. Type T2 | 190 | | | 9.4.3. Type T3 | 191 | | | 9.4.4. Type T4 | 192 | | | 9.4.5. Type T5 | 193 | | | 9.4.6. Type T6 | 194 | | | 9.4.7. Type T7 | 195 | | | 9.4.8. Type T8 | 196 | | | 9.4.9. Type T9 | 197 | | | 9.4.10. Type T10 | 198 | | | 9.4.11. Type T11 | 199 | | | 9.4.12. Type T12 | 200 | | | 9.4.13. Type T13 | 201 | | | 9.4.14. Type T14 | 202 | | | 9.4.15. Type T15 | 203 | | | 9.4.16. Type T16 | 204 | | | 9.4.17. Type T17 | 205 | | 9.4.18. Type T18 | 206 | |---------------------------------------------------------------------------|-----| | 9.4.19. Type T19 | 207 | | 9.4.20. Type T20 | 208 | | 9.4.21. Type T21 | 209 | | 9.5. Precaution | 210 | | 9.5.1. Pin status during a reset | 210 | | 9.5.2. Unused pins | 210 | | 9.5.3. Notice of using debug interface pins used as general-purpose ports | 210 | | 10. 16-bit Timer/Event Counter (TMRB) | 211 | | 10.1. Outline | 211 | | 10.2. Block Diagram | 212 | | 10.3. Registers | 213 | | 10.3.1. List of Registers | 213 | | 10.3.2. TBxRUN (RUN Register) | 214 | | 10.3.3. TBxCR (Control Register) | 215 | | 10.3.4. TBxMOD (Mode Register) | 216 | | 10.3.5. TBxFFCR (Flip-Flop Control Register) | 217 | | 10.3.6. TBxST (Status Register) | 218 | | 10.3.7. TBxIM (Interrupt Mask Register) | 219 | | 10.3.8. TBxUC (Up Counter Capture Register) | 220 | | 10.3.9. TBxRG0 (Timer Register 0) | 221 | | 10.3.10. TBxRG1 (Timer Register 1) | 221 | | 10.3.11. TBxCP0 (Capture Register 0) | 222 | | 10.3.12. TBxCP1 (Capture Register 1) | 222 | | 10.3.13. TBxEN (Enable Register) | 223 | | 10.4. Operations | 224 | | 10.4.1. Prescaler | | | | | | 10.4.2. Up Counter (UC) | 226 | |---------------------------------------------------------------------|-----| | 10.4.3. Timer Register (TBxRG0, TBxRG1) | 226 | | 10.4.4. Capture Control | 227 | | 10.4.5. Capture Register (TBxCP0, TBxCP1) | 227 | | 10.4.6. Up Counter Capture Register (TBxUC) | 227 | | 10.4.7. Comparator (CP0, CP1) | 227 | | 10.4.8. Timer Flip-Flop (TBxFF0) | 227 | | 10.4.9. Capture Interrupt (INTCAPx0, INTCAPx1) | 227 | | 10.5. Explanation of Each Mode | 228 | | 10.5.1. 16-bit Interval Timer Mode | 228 | | 10.5.2. 16-bit Event Counter Mode | 228 | | 10.5.3. 16-bit Programmable Square Wave Output (PPG) Mode | 229 | | 10.5.4. External Trigger Programmable Square Wave (PPG) Output Mode | 231 | | 10.5.5. Applications Using the Capture Function | 232 | | 11. Serial Channel (SIO/UART) | 235 | | 11.1. Outline | 235 | | 11.2. Block Diagram | 236 | | 11.3. Registers | 237 | | 11.3.1. Register List | 237 | | 11.3.2. SCxEN (Enable Register) | 238 | | 11.3.3. SCxBUF (Buffer Register) | 239 | | 11.3.4. SCxCR (Control Register) | 240 | | 11.3.5. SCxMOD0 (Mode Control Register 0) | 241 | | 11.3.6. SCxBRCR (Baud Rate Generator Control Register) | 242 | | 11.3.7. SCxBRADD (Baud Rate Generator Control Register 2) | 243 | | 11.3.8. SCxMOD1 (Mode Control Register 1) | 244 | | 11.3.9. SCxMOD2 (Mode Control Register 2) | 245 | | 11.3.10. SCxRFC (Reception FIFO Configuration Register) | 247 | |--------------------------------------------------------------------|-----| | 11.3.11. SCxTFC (Transmission FIFO Configuration Register) (Note2) | 248 | | 11.3.12. SCxRST (Reception FIFO Status Register) | 249 | | 11.3.13. SCxTST (Transmission FIFO Status Register) | 250 | | 11.3.14. SCxFCNF(FIFO Configuration Register) | 251 | | 11.4. Mode | 253 | | 11.5. Data Format | 254 | | 11.5.1. Data Format List | 254 | | 11.5.2. Parity Bit Control | 254 | | 11.5.3. STOP Bit Length | 255 | | 11.6. Clock Control | 256 | | 11.6.1. Prescaler | 256 | | 11.6.2. Serial Clock Generation Circuit | 259 | | 11.7. Transmission/Reception Buffers and FIFO | 267 | | 11.7.1. Block Diagram | 267 | | 11.7.2. Transmission/Reception Buffers | 267 | | 11.7.3. FIFO | 268 | | 11.8. Status Flag | 268 | | 11.9. Error Flags | 269 | | 11.9.1. OERR Flag | 269 | | 11.9.2. PERR Flag | 270 | | 11.9.3. FERR Flag | 270 | | 11.10. Reception | 271 | | 11.10.1. Reception Counter | 271 | | 11.10.2. Reception Control | 271 | | 11.10.3. Reception Operation | 272 | | 11.11. Transmission | 275 | | 11.11.1, Transmission Counter | 275 | |--------------------------------------------------------|-----| | 11.11.2. Transmission Control | 275 | | 11.11.3. Transmission Operation | 276 | | 11.12. Handshake Function | 279 | | 11.13. Interrupt/Error Generation Timing | 281 | | 11.13.1. Reception Interrupt (INTRXx) | 281 | | 11.13.2. Transmission Interrupt (INTTXx) | 282 | | 11.13.3. Interrupt Generation Timing When Errors Occur | 284 | | 11.14. Software Reset | 284 | | 11.15. Explanation of Operation for Each Mode | 285 | | 11.15.1. Mode 0 (SIO Mode) | 285 | | 11.15.2. Mode 1 (7-bit UART Mode) | 296 | | 11.15.3. Mode 2 (8-bit UART Mode) | 297 | | 11.15.4. Mode3 (9-bit UART mode) | 298 | | 12. 12-Bit Analog-to-Digital Converter (ADC) | 300 | | 12.1. Functions and Features | 300 | | 12.2. Block Diagram | 300 | | 12.3. List of Registers | 301 | | 12.4. Register Descriptions | 303 | | 12.4.1. ADxCLK (Clock Setting Register) | 303 | | 12.4.2. ADxMOD0 (Mode Setting Register 0) | 304 | | 12.4.3. ADxMOD1 (Mode Setting Register 1) | 305 | | 12.4.4. ADxMOD2 (Mode Setting Register 2) | 306 | | 12.4.5. ADxCMPCR0 (Monitoring Setting Register 0) | 307 | | 12.4.6. ADxCMPCR1 (Monitoring Setting Register 1) | 308 | | 12.4.7. ADxCMP0 (Conversion Result Compare Register 0) | 309 | | 12.4.8. ADxCMP1 (Conversion Result Compare Register 1) | 309 | | 12.4.9. ADxREG0 (Conversion Result Register 0) | 310 | |---------------------------------------------------------------------------------|-----| | 12.4.10. ADxREG1 (Conversion Result Register 1) | 311 | | 12.4.11. ADxREG2 (Conversion Result Register 2) | 312 | | 12.4.12. ADxREG3 (Conversion Result Register 3) | 313 | | 12.4.13. ADxREG4 (Conversion Result Register 4) | 314 | | 12.4.14. ADxREG5 (Conversion Result Register 5) | 315 | | 12.4.15. ADxREG6 (Conversion Result Register 6) | 316 | | 12.4.16. ADxREG7 (Conversion Result Register 7) | 317 | | 12.4.17. ADxREG8 (Conversion Result Register 8) | 318 | | 12.4.18. ADxREG9 (Conversion Result Register 9) | 319 | | 12.4.19. ADxREG10 (Conversion Result Register 10) | 320 | | 12.4.20. ADxREG11 (Conversion Result Register 11) | 321 | | 12.4.21. PMD Trigger Program Registers | 322 | | 12.4.22. ADxTSET03/ADxTSET47/ADxTSET811 (Timer Trigger Program Registers) | 339 | | 12.4.23. ADxSSET03/ADxSSET47/ADxSSET811 (Software Trigger Program Registers) | 343 | | 12.4.24. ADxASET03/ADxASET47/ADxASET811 (Constant Conversion Program Registers) | 347 | | 12.5. Operation Descriptions | 351 | | 12.5.1. Analog Reference Voltage | 351 | | 12.5.2. Starting AD Conversion | 351 | | 12.5.3. AD Conversion Monitoring Function | 353 | | 12.6. Timing Chart of AD Conversion | 353 | | 12.6.1. Software Trigger Conversion | 353 | | 12.6.2. Constant Conversion | 355 | | 12.6.3. AD Conversion by Trigger | 356 | | 13. Motor Control Circuit (PMD) | 357 | | 13.1. Outline | 357 | | 13.2. Block Diagram | 358 | | 13.3. Registers | 359 | |----------------------------------------------------------|-----| | 13.3.1. List of Registers | 359 | | 13.3.2. PMD Control | 360 | | 13.3.3. Pulse Width Modulation circuit | 363 | | 13.3.4. Conduction Control Circuit | 374 | | 13.3.5. Protection Control Circuit | 378 | | 13.3.6. OVV Protection Control | 384 | | 13.3.7. Protection Control When Break Occurs in Debugger | 389 | | 13.3.8. Dead time circuit | 389 | | 13.3.9. Synchronous Trigger Generation Circuit | 391 | | 14. Vector Engine (VE) | 399 | | 14.1. Outline | 399 | | 14.1.1. Features | 399 | | 14.1.2. Main Functions | 400 | | 14.2. Block Diagram | 400 | | 14.2.1. VE, PMD, and ADC Relationships | 401 | | 14.3. Registers | 403 | | 14.3.1. List of Registers | 403 | | 14.3.2. VE Control Register | 407 | | 14.3.3. Common Register | 417 | | 14.3.4. Specific Registers | 418 | | 14.4. Operations | 446 | | 14.4.1. Schedule Management | 446 | | 14.4.2. Task Overview | 451 | | 14.5. VE and AD Conversion Result Register | 463 | | 15. Encoder Input Circuit (ENC) | 464 | | 15.1. Outline | 464 | | 1 | 5.2. Block Diagram | 464 | |-----|-----------------------------------------------------------------------------|-----| | 1 | 5.3. Registers | 465 | | | 15.3.1. List of Registers | 465 | | | 15.3.2. ENxTNCR (Encoder Input Control Register) | 465 | | | 15.3.3. ENxRELOAD (Encoder Counter Reload Register) | 469 | | | 15.3.4. ENxINT (Encoder Compare Register) | 470 | | | 15.3.5. ENxCNT (Encoder Counter Register) | 471 | | 1 | 5.4. Operational Description | 473 | | | 15.4.1. Encoder Mode | 473 | | | 15.4.2. Sensor Mode | 473 | | | 15.4.3. Timer Mode | 474 | | 1 | 5.5. Function | 474 | | | 15.5.1. Mode Operation Outline | 474 | | | 15.5.2. Counter and interrupt generate operation when <cmpen> = "1"</cmpen> | 482 | | | 15.5.3. Counter and Interrupt Generate Operation when <cmpen> = "0"</cmpen> | 484 | | | 15.5.4. Encoder Rotation Direction | 486 | | | 15.5.5. Counter Circuit | 487 | | | 15.5.6. Interrupt | 488 | | 16. | Power-on Reset Circuit (POR) | 490 | | 1 | 6.1. Block Diagram | 490 | | 1 | 6.2. Function | 491 | | 17. | Voltage Detection Circuit (VLTD) | 494 | | 1 | 7.1. Outline | 494 | | 1 | 7.2. Block Diagram | 494 | | | 7.3. Registers | | | | 17.3.1. List of Registers | | | | 17.3.2. VDCR (Voltage Detection Control Register) | | | | | | | 17.4. Operations | 496 | |---------------------------------------------------------------------|------------------| | 17.4.1. Control | 496 | | 17.4.2. Function | 496 | | 18. Oscillation Frequency Detector Circuit (OFD) | 498 | | 18.1. Configuration | 499 | | 18.2. Registers | 500 | | 18.2.1. Registers List | 500 | | 18.2.2. OFDCR1 (Oscillation frequency detection control register 1) | 500 | | 18.2.3. OFDCR2(Oscillation frequency detection control register 2) | 501 | | 18.2.4. OFDMNPLLOFF (Lower detection frequency setting registe | r (PLL OFF))502 | | 18.2.5. OFDMNPLLON (Higher detection frequency setting register | (PLL ON))503 | | 18.2.6. OFDMXPLLOFF (Higher detection frequency setting register | er (PLL OFF))504 | | 18.2.7. OFDMXPLLON (Higher detection frequency setting register | (PLL ON))505 | | 18.3. Operational Description | 506 | | 18.3.1. Setting | 506 | | 18.3.2. Operation | 507 | | 18.3.3. Detection Frequency | 508 | | 18.3.4. Available Operation Mode | 510 | | 18.3.5. Example of Operational Procedure | 510 | | 19. Watchdog Timer (WDT) | 511 | | 19.1. Outline | 511 | | 19.2. Block Diagram | 511 | | 19.3. Registers | 512 | | 19.3.1. List of Registers | 512 | | 19.3.2. WDMOD (Watchdog Timer Mode Register) | 513 | | 19.3.3. WDCR (Watchdog Timer Control Register) | 514 | | 19.4. Operations | 515 | | 19.4.1. Basic Operation | 515 | |-------------------------------------------------------|-----| | | | | 19.4.2. Operating Mode and State | 515 | | 19.5. Operation when Runaway is Detected | 516 | | 19.5.1. INTWDT Generation | 516 | | 19.5.2. Watchdog Timer Reset Generation | 517 | | 19.6. Control Register | 518 | | 19.6.1. Watchdog Timer Mode Register (WDMOD) | 518 | | 19.6.2. Watchdog Timer Control Register (WDCR) | 518 | | 19.6.3. Setting Example | 519 | | 20. Flash Operations | 520 | | 20.1. Flash Memory | 520 | | 20.1.1. Features | 520 | | 20.1.2. Flash Block Diagram | 522 | | 20.2. Operation Mode | 523 | | 20.2.1. Reset Operation | 524 | | 20.2.2. User Boot Mode (Single Chip Mode) | 525 | | 20.2.3. Single Boot Mode | 533 | | 20.2.4. Mode Setting | 537 | | 20.2.5. Memory Map | 538 | | 20.2.6. Interface Specifications | 539 | | 20.2.7. Data Transfer Format | 540 | | 20.2.8. Constraints of Internal Memories | 540 | | 20.2.9. Transfer Format of the Boot Program | 540 | | 20.2.10. Operation Description of Boot Program | 544 | | 20.2.11. Flowchart of Entire Boot Program | 557 | | 20.3. Flash Memory Write/Erase in Onboard Programming | 558 | | 20.3.1. Flash Memory | 558 | | 20.3.2. Address Bit Configuration during Bus Write Cycle | 567 | |--------------------------------------------------------------------------------------------------|----------------------------------------------------------| | Protect/Security Function | 572 | | .1. Outline | 572 | | .2. Features | 572 | | 21.2.1. Writing/Erasing Protect of Internal ROM (Flash) | 572 | | 21.2.2. Security Function | 572 | | .3. Registers | 574 | | 21.3.1. Registers List | 574 | | 21.3.2. FCSECBIT (Security bit register) | 575 | | 21.3.3. FCFLCS (Flash control register) | 576 | | .4. Setting/Releasing Method | 577 | | 21.4.1. Writing/Erasing Protect of Internal ROM (Flash) | 577 | | 21.4.2. Security Bit | 577 | | Debug Interface | 578 | | 2.1. Outline | 578 | | 22.1.1. SWJ-DP | 578 | | 22.1.2. ETM | 578 | | 2.2. Pin Functions | 579 | | 2.3. Connection With Debug Tool | 581 | | 22.3.1. Connection | 581 | | 22.3.2. Notice when Debug Interface Pins are Used as General Purpose Port | 581 | | 22.3.3. Peripheral Functions Operation during HALT Mode (Stop Execution of Program in Debugging) | 581 | | Port Section Equivalent Circuit Schematic | 582 | | 3.1. PA0 to 7, PB0 to 7, PD4 to 6, PE0 to 7, PF1 to 4, PG0 to 7 | 582 | | 3.2. PI3, PJ0 to 7, PK0 to 1 | 583 | | 3.3. PF0 | 584 | | 3.4. PM0, PM1 | 585 | | | 20.3.2. Address Bit Configuration during Bus Write Cycle | | 23.5. X1, X2 | 585 | |-----------------------------------------------------------------|-----| | 23.6. RESET | 586 | | 23.7. MODE | 586 | | 23.8. VREFHB, VREFLB | 586 | | 23.9. VOUT15, VOUT3 | 587 | | 24. Electrical Characteristics | 588 | | 24.1. Absolute Maximum Ratings | 588 | | 24.2. DC Electrical Characteristics (1/2) | 589 | | 24.3. DC Electrical Characteristics (2/2) (Current Consumption) | 590 | | 24.4. 12-bit Analog-to-Digital Converter Characteristics | 591 | | 24.5. AC Electrical Characteristics | 592 | | 24.5.1. AC Conditions for Measurement | 592 | | 24.5.2. Serial Channel (SIO/UART) | 593 | | 24.5.3. 16-bit Timer/Event Counter (TMRB) | 595 | | 24.5.4. External Interrupt Pin | 596 | | 24.5.5. Debug Communication | 597 | | 24.6. Flash Characteristic | 599 | | 24.7. Internal Oscillation Circuit Characteristics | 599 | | 24.8. Sample Oscillation Circuit | 599 | | 24.9. Ceramic resonator | 600 | | 24.10. Notice When Power ON | 601 | | 24.10.1. When External Reset is not Used | 601 | | 24.10.2. When Using External Reset | 602 | | 25. Package Dimensions | 605 | | 25.1. Type: LQFP64-P-1010-0.50E | 605 | | 25.2. Type: LQFP48-P-0707-0.50C | 606 | | 25.3. Type: LQFP44-P-1010-0.80B | 607 | | 26. | Revision History6 | 80 | |-------------|--------------------------|----| | | | | | <b>REST</b> | RICTIONS ON PRODUCT USE6 | 09 | Rev.1.3 #### List of figures | Figure 1.1 | Block diagram | 34 | |-------------|-------------------------------------------------------------------------------|----------| | Figure 3.1 | Memory Map | 48 | | Figure 5.1 | Clock Block Diagram | 59 | | Figure 5.2 | PLL Setting Sequence after Reset | 60 | | Figure 5.3 | Mode Transition Diagram | 64 | | Figure 5.4 | Transition of operation modes: NORMAL $\rightarrow$ STOP $\rightarrow$ NORMAL | 73 | | Figure 6.1 | Handling Flowchart | 75 | | Figure 6.2 | Stack After Completion of Stack Push | 79 | | Figure 6.3 | Interrupt Request Route | 84 | | Figure 6.4 | Handling Flowchart | 91 | | Figure 8.1 | Function Block Diagram | 165 | | Figure 9.1 | Port Type T1 | 189 | | Figure 9.2 | Port Type T2 | 190 | | Figure 9.3 | Port Type T3 | 191 | | Figure 9.4 | Port Type T4 | 192 | | Figure 9.5 | Port Type T5 | 193 | | Figure 9.6 | Port Type T6 | 194 | | Figure 9.7 | Port Type T7 | 195 | | Figure 9.8 | Port Type T8 | 196 | | Figure 9.9 | Port Type T9 | 197 | | Figure 9.10 | Port Type T10 | 198 | | Figure 9.11 | Port Type T11 | 199 | | Figure 9.12 | Port Type T12 | 200 | | Figure 9.13 | Port Type T13 | 201 | | Figure 9.14 | Port Type T14 | 202 | | Figure 9.15 | Port Type T15 | 203 | | Figure 9.16 | Port Type T16 | 204 | | Figure 9.17 | Port Type T17 | 205 | | Figure 9.18 | Port Type T18 | 206 | | Figure 9.19 | Port Type T19 | 207 | | Figure 9.20 | Port Type T20 | 208 | | Figure 9.21 | Port Type T21 | 209 | | Figure 10.1 | TMRB Block Diagram | 212 | | Figure 10.2 | Output Waveforms in 16-bit Programmable Square Wave Output (PPG) Mode | 229 | | Figure 10.3 | Register Buffer Operation | 229 | | Figure 10.4 | Output Circuit in 16-bit Programmable Square Wave Output (PPG) Mode | 230 | | Figure 10.5 | Square Wave Output in External Trigger Programmable Square Wave (PPG) Out | put Mode | | | | 231 | | Figure 10.6 | Square Wave Output from External Signal Using Free-running Counter (with Delay) | 232 | |----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------| | Figure 10.7 | Measuring the "High" Level-Width of TBxIN Pin Input Pulses | 234 | | Figure 11.1 | SIO/UART Block Diagram | 236 | | Figure 11.2 | Data Format | 254 | | Figure 11.3 | Configuration of Transmission/Reception Buffers and FIFO | . 267 | | Figure 11.4 | Reception Buffer Operation | . 272 | | Figure 11.5 | Reception FIFO Operation | 273 | | Figure 11.6 | Generation of Transmission Clock in UART Mode | 275 | | Figure 11.7 | Transmission Buffer Operation | 276 | | Figure 11.8 | Transmission FIFO Operation | . 277 | | Figure 11.9 | Handshake Function Connection | 279 | | Figure 11.10 | CTS Signal Timing | 280 | | Figure 11.11 | Reception Operation Data Flow and Read Path | . 281 | | Figure 11.12 | Transmission Operation Data Flow and Write Path | . 282 | | Figure 11.13 | SIO Mode Reception Operation (When SCLKx Pin Output is Used for Transfer Clock) | 286 | | Figure 11.14 | SIO Mode Reception Operation (When SCLKx Pin Input is Used as Transfer Clock) | . 287 | | Figure 11.15 | SIO Mode Transmission Operation (When SCLKx Pin Output is Used for Transfer C | lock) | | | | . 289 | | Figure 11.16 | SIO Mode Transmission Operation (When SCLKx Pin Input is Used for Transfer Clock | )291 | | Figure 11.17 | SIO Mode Transmission/Reception Operation (When SCLKx Pin Output is Used | d for | | Transfer | Clock) | . 293 | | Figure 11.18 | SIO Mode Transmission/Reception Operation (When SCLKx Pin Input is Used for Transmission) | nsfer | | Clock) | | . 295 | | Figure 11.19 | Mode 1 (7-bit UART Mode) | | | Eiguro 11 20 | | 296 | | Figure 11.20 | Mode 2 (8-bit UART Mode) | | | Figure 11.20 | , | . 297 | | · · | Mode 2 (8-bit UART Mode) | . 297<br>. 298 | | Figure 11.21 | Mode 2 (8-bit UART Mode) Serial Link with Wake-up Function | . 297<br>. 298<br>. 299 | | Figure 11.21<br>Figure 11.22 | Mode 2 (8-bit UART Mode) Serial Link with Wake-up Function 1st Frame Format for Wake-up Function | . 297<br>. 298<br>. 299<br>. 299 | | Figure 11.21<br>Figure 11.22<br>Figure 11.23 | Mode 2 (8-bit UART Mode) Serial Link with Wake-up Function 1st Frame Format for Wake-up Function 2nd Frame Format for Wake-up Function | . 297<br>. 298<br>. 299<br>. 299 | | Figure 11.21<br>Figure 11.22<br>Figure 11.23<br>Figure 12.1 | Mode 2 (8-bit UART Mode) Serial Link with Wake-up Function 1st Frame Format for Wake-up Function 2nd Frame Format for Wake-up Function AD Converter Block Diagram | . 297<br>. 298<br>. 299<br>. 299<br>. 300 | | Figure 11.21<br>Figure 11.22<br>Figure 11.23<br>Figure 12.1<br>Figure 12.2 | Mode 2 (8-bit UART Mode) Serial Link with Wake-up Function 1st Frame Format for Wake-up Function 2nd Frame Format for Wake-up Function AD Converter Block Diagram. PMD Trigger Program Registers | . 297<br>. 298<br>. 299<br>. 299<br>. 300<br>. 323 | | Figure 11.21 Figure 11.22 Figure 11.23 Figure 12.1 Figure 12.2 Figure 12.3 | Mode 2 (8-bit UART Mode) Serial Link with Wake-up Function 1st Frame Format for Wake-up Function 2nd Frame Format for Wake-up Function AD Converter Block Diagram. PMD Trigger Program Registers Timing Chart of AD Conversion | . 297<br>. 298<br>. 299<br>. 300<br>. 323<br>. 352 | | Figure 11.21 Figure 11.22 Figure 11.23 Figure 12.1 Figure 12.2 Figure 12.3 Figure 12.4 | Mode 2 (8-bit UART Mode) Serial Link with Wake-up Function 1st Frame Format for Wake-up Function 2nd Frame Format for Wake-up Function AD Converter Block Diagram PMD Trigger Program Registers Timing Chart of AD Conversion Software Trigger AD Conversion Timing Chart | . 297<br>. 298<br>. 299<br>. 300<br>. 323<br>. 352<br>. 354 | | Figure 11.21 Figure 11.22 Figure 11.23 Figure 12.1 Figure 12.2 Figure 12.3 Figure 12.4 Figure 12.5 | Mode 2 (8-bit UART Mode) Serial Link with Wake-up Function 1st Frame Format for Wake-up Function 2nd Frame Format for Wake-up Function AD Converter Block Diagram. PMD Trigger Program Registers Timing Chart of AD Conversion Software Trigger AD Conversion Timing Chart. Writing "0" to <aden> during Software Trigger AD Conversion</aden> | . 297<br>. 298<br>. 299<br>. 300<br>. 323<br>. 352<br>. 354<br>. 354 | | Figure 11.21 Figure 11.22 Figure 11.23 Figure 12.1 Figure 12.2 Figure 12.3 Figure 12.4 Figure 12.5 Figure 12.6 | Mode 2 (8-bit UART Mode) Serial Link with Wake-up Function 1st Frame Format for Wake-up Function 2nd Frame Format for Wake-up Function AD Converter Block Diagram. PMD Trigger Program Registers Timing Chart of AD Conversion Software Trigger AD Conversion Timing Chart. Writing "0" to <aden> during Software Trigger AD Conversion Constant Conversion Timing Chart.</aden> | . 297<br>. 298<br>. 299<br>. 300<br>. 323<br>. 352<br>. 354<br>. 355<br>. 356 | | Figure 11.21 Figure 11.22 Figure 12.1 Figure 12.2 Figure 12.3 Figure 12.4 Figure 12.5 Figure 12.6 Figure 12.7 | Mode 2 (8-bit UART Mode) Serial Link with Wake-up Function 1st Frame Format for Wake-up Function 2nd Frame Format for Wake-up Function AD Converter Block Diagram PMD Trigger Program Registers Timing Chart of AD Conversion Software Trigger AD Conversion Timing Chart Writing "0" to <aden> during Software Trigger AD Conversion Constant Conversion Timing Chart AD Conversion by PMD Trigger during AD Conversion</aden> | . 297<br>. 298<br>. 299<br>. 300<br>. 323<br>. 352<br>. 354<br>. 355<br>. 356 | | Figure 11.21 Figure 11.22 Figure 11.23 Figure 12.1 Figure 12.2 Figure 12.3 Figure 12.4 Figure 12.5 Figure 12.6 Figure 12.7 Figure 12.8 | Mode 2 (8-bit UART Mode) Serial Link with Wake-up Function | . 297<br>. 298<br>. 299<br>. 300<br>. 323<br>. 352<br>. 354<br>. 355<br>. 356<br>. 356 | | Figure 11.21 Figure 11.22 Figure 11.23 Figure 12.1 Figure 12.2 Figure 12.3 Figure 12.4 Figure 12.5 Figure 12.6 Figure 12.7 Figure 12.8 Figure 13.1 | Mode 2 (8-bit UART Mode) Serial Link with Wake-up Function 1st Frame Format for Wake-up Function 2nd Frame Format for Wake-up Function AD Converter Block Diagram PMD Trigger Program Registers Timing Chart of AD Conversion Software Trigger AD Conversion Timing Chart Writing "0" to <aden> during Software Trigger AD Conversion Constant Conversion Timing Chart AD Conversion by PMD Trigger during AD Conversion AD Conversion by Timer Trigger during AD Conversion In Conjunction with PMD, ADC, and VE</aden> | . 297<br>. 298<br>. 299<br>. 300<br>. 323<br>. 352<br>. 354<br>. 355<br>. 356<br>. 356<br>. 357 | Rev.1.3 | Figure 13.5 | Conduction Control Circuit | 374 | |--------------|------------------------------------------------------------------|-----| | Figure 13.6 | Protection Control Circuit | 378 | | Figure 13.7 | Dead Time Circuit | 389 | | Figure 13.8 | Synchronous Trigger Generation Circuit | 393 | | Figure 14.1 | Block Diagram of Vector Control | 399 | | Figure 14.2 | Configuration of VE | 400 | | Figure 14.3 | Interaction among VE, PMD and ADC | 402 | | Figure 14.4 | Motor Control Operation Flow Example | 446 | | Figure 14.5 | Operation Transition in Operation Schedule | 449 | | Figure 15.1 | Block diagram of encoder input circuit | 464 | | Figure 16.1 | Block Diagram of POR | 490 | | Figure 16.2 | Operation Timing of Power-on Reset (1/2) | 492 | | Figure 16.3 | Operation Timing of Power-on Reset (2/2) | 492 | | Figure 17.1 | Voltage Detection Circuit | 494 | | Figure 17.2 | Voltage Detection Timing | 497 | | Figure 18.1 | Oscillation Frequency Detector Block Diagram | 499 | | Figure 18.2 | Example of Oscillation Frequency Detection Operation | 507 | | Figure 18.3 | Example of Detection Frequency Range (in case of 10MHz) | 509 | | Figure 18.4 | Example of Operational Procedure | 510 | | Figure 19.1 | Block Diagram of WDT | 511 | | Figure 19.2 | Timing of INTWDT Generation | 516 | | Figure 19.3 | Timing of Watchdog Timer Reset Generation | 517 | | Figure 20.1 | Flash Block Diagram | 522 | | Figure 20.2 | Mode Transition Diagram | 524 | | Figure 20.3 | Memory Map | 538 | | Figure 20.4 | Serial Operation Mode Determination Data | 552 | | Figure 20.5 | Reception flowchart of Serial Operation Mode | 554 | | Figure 20.6 | Flowchart of Serial Operation Mode Determination | 555 | | Figure 20.7 | Flowchart of Password Area Check | 556 | | Figure 20.8 | Flowchart of Entire Boot program | 557 | | Figure 20.9 | Block Configuration | 558 | | Figure 20.10 | Automatic Program | 570 | | Figure 20.11 | Automatic Erase | 571 | | Figure 24.1 | Timing Chart when Transfer Clock is Input on SCLKx Pin | 594 | | Figure 24.2 | Timing Chart when Transfer Clock Is Output on SCLKx Pin | 594 | | Figure 24.3 | Timing Chart of Event Counter | 595 | | Figure 24.4 | Timing Chart of Capture | 595 | | Figure 24.5 | Timing Chart when Using External Interrupts Other than following | 596 | | Figure 24.6 | Timing chart when Releasing STOP Mode by External Interrupt Pin | 596 | | Figure 24.7 | Timing Chart of JTAG/SWD | 597 | Rev.1.3 | Figure 24.8 | Timing Chart of ETM Trace | . 598 | |--------------|--------------------------------------------------------------------------------|-------| | Figure 24.9 | Example of High-Frequency Oscillation Circuit | . 599 | | Figure 24.10 | Power-on Sequence (without External Reset) | 601 | | Figure 24.11 | Timing Chart when Releasing External Reset is Earlier than Releasing POR Reset | 602 | | Figure 24.12 | Timing Chart when Releasing External Reset is Slower than Releasing POR Reset | 603 | | Figure 24.13 | Timing Chart when t <sub>DVDD</sub> is Longer than t <sub>PWUP</sub> | 604 | #### List of Tables | Table 1.1 | Products Lists | 33 | |------------|---------------------------------------------------------------------------|-----| | Table 1.2 | Signal connection List: SIO/UART | 38 | | Table 1.3 | Signal connection List: TMRB/ADC | 39 | | Table 1.4 | Signal connection List: INT/PMD/ENC | 40 | | Table 1.5 | Signal connection List: DEBUG/CG/Control Pin/Power Supply | 41 | | Table 1.6 | Power supply type and supply pins | 42 | | Table 2.1 | Core Revision | 43 | | Table 2.2 | Configurable options and their implementations | 44 | | Table 3.1 | Details of SFR | 49 | | Table 5.1 | Range of High-Speed Frequency (unit: MHz) | 62 | | Table 5.2 | Pin States in the STOP Mode | 67 | | Table 5.3 | Low-power consumption mode setting | 68 | | Table 5.4 | Operational Status in Each Mode | 69 | | Table 5.5 | Release Source in Each Mode | 70 | | Table 5.6 | Warming-up setting in mode transition | 72 | | Table 6.1 | Exception Types and Priority | 77 | | Table 6.2 | Priority Grouping Setting | 78 | | Table 6.3 | Configuration of Vector Table | 80 | | Table 6.4 | List of Interrupt Source (Non-maskable Interrupt) | 87 | | Table 6.5 | List of Interrupt Source | 87 | | Table 6.6 | Setting Interrupt Mask Register | 92 | | Table 6.7 | Setting NVIC registers | 93 | | Table 6.8 | Setting for External Interrupt Pin | 93 | | Table 6.9 | Setting for Interrupt Set-Pending Register | 94 | | Table 6.10 | Setting for CG | 94 | | Table 6.11 | Setting Enabling CPU's Interrupt | 95 | | Table 6.12 | Address of Interrupt Priority Register | 119 | | Table 6.13 | Configuration of Interrupt Priority Register for Interrupt Numbers 0 to 3 | 120 | | Table 6.14 | Address of System Handler Priority Register | 123 | | Table 6.15 | Configuration of System Handler Priority Register | 124 | | Table 7.1 | Built-in List | 140 | | Table 7.2 | Base Address | 140 | | Table 7.3 | Built-in List | 141 | | Table 7.4 | Base Address | 141 | | Table 7.5 | Built-in List | 142 | | Table 7.6 | Base Address | 142 | | Table 7.7 | Built-in List (1/2) | 143 | | Table 7.8 | Built-in List (2/2) | 143 | | Table 7.9 | Base Address (1/2) | 143 | |------------|---------------------------------------------------------------------|-----| | Table 7.10 | Base Address (2/2) | 143 | | Table 7.11 | Built-in List | 144 | | Table 7.12 | Base Address (1/2) | 144 | | Table 7.13 | Base Address (2/2) | 144 | | Table 7.14 | Function pins and ports | 145 | | Table 7.15 | Connection with Input/output Signals and Peripheral Functions (1/2) | 146 | | Table 7.16 | Connection with Input/output Signals and Peripheral Functions (2/2) | 147 | | Table 7.17 | Built-in List | 148 | | Table 7.18 | Base Address | 148 | | Table 7.19 | Function pins and ports | 149 | | Table 7.20 | Connection with Input/output Signals and Peripheral Functions | 149 | | Table 7.21 | Built-in List | 150 | | Table 7.22 | Base Address | 150 | | Table 7.23 | Function pins and ports | 151 | | Table 7.24 | Connection with Input/output Signals and Peripheral Functions | 151 | | Table 7.25 | Built-in List | 152 | | Table 7.26 | Base Address | 152 | | Table 7.27 | Function Pins and Ports | 153 | | Table 7.28 | Connection with Input Signals and Peripheral Functions | 154 | | Table 7.29 | Connection with Output Signals and Peripheral Functions | 154 | | Table 7.30 | Built-in List | 155 | | Table 7.31 | Base Address | 155 | | Table 7.32 | Built-in List | 156 | | Table 7.33 | Base Address | 156 | | Table 7.34 | Function pins and ports | 157 | | Table 7.35 | Built-in List | 158 | | Table 7.36 | Base Address | 158 | | Table 7.37 | Built-in List | 159 | | Table 7.38 | Base Address | 159 | | Table 7.39 | Built-in List | 160 | | Table 7.40 | Base Address | 160 | | Table 7.41 | Function Pins and Ports | 160 | | Table 7.42 | Built-in List | 161 | | Table 7.43 | Base Address | 161 | | Table 7.44 | Flash Memory Block Configurations | 161 | | Table 7.45 | Macro code with ID-Read | 162 | | Table 7.46 | Used Resources in Single Boot Mode | 162 | | | | | | Table 7.47 | RAM Address Range | 162 | | Table 7.49 | Base Address | 163 | |-------------|-------------------------------------------------------------------|-----| | Table 7.50 | Debug Interface Pin List | 164 | | Table 8.1 | Adjustment range | 170 | | Table 9.1 | Signal Connection list: SIO/UART | 173 | | Table 9.2 | Signal connection list: TMRB/ADC | 174 | | Table 9.3 | Signal connection list: INT/PMD/ENC | 175 | | Table 9.4 | Signal connection list: DEBUG/CG/FLASH | 176 | | Table 9.5 | Register List (1/2) | 178 | | Table 9.6 | Register List (2/2) | 178 | | Table 9.7 | Port A registers setting | 180 | | Table 9.8 | Port B registers setting | 181 | | Table 9.9 | Port D registers setting | 182 | | Table 9.10 | Port E registers setting | 183 | | Table 9.11 | Port F registers setting | 184 | | Table 9.12 | Port G registers setting | 185 | | Table 9.13 | Port I registers setting | 185 | | Table 9.14 | Port J registers setting | 186 | | Table 9.15 | Port K registers setting | 187 | | Table 9.16 | Port M registers setting | 187 | | Table 10.1 | Resolution of Output Clock from Prescaler (fc = 80MHz) | 224 | | Table 11.1 | Division Value Setting | 243 | | Table 11.2 | Modes and Data Formats | 253 | | Table 11.3 | Resolution of Output Clock from Prescaler (fc = 80MHz) (1/2) | 257 | | Table 11.4 | Resolution of Output Clock from Prescaler (fc = 80MHz) (2/2) | 258 | | Table 11.5 | Settable Division Values | 259 | | Table 11.6 | Register Settings for Transfer Clock that Can be Used in SIO Mode | 260 | | Table 11.7 | Register Settings for SIOCLK Clock which Can be Used in UART Mode | 262 | | Table 11.8 | Example of Baud Rate in UART Mode. (Unit: kbps) | 264 | | Table 11.9 | Example Baud Rate in UART Mode (Unit: kbps) | 265 | | Table 11.10 | Serial Transfer Mode and Buffer Configuration | 267 | | Table 11.11 | Transfer Mode and FIFO Configuration | 268 | | Table 11.12 | Error Flags | 269 | | Table 11.13 | Buffer Configuration and INTRXx Generation Timing | 281 | | Table 11.14 | Conditions for INTRXx Generation when FIFO is Enabled | 282 | | Table 11.15 | Buffer Configuration and INTTXx Generation Timing | 283 | | Table 11.16 | Conditions for INTTXx Generation when FIFO is Enabled | 283 | | Table 11.17 | Timing of Error Interrupt Generation in SIO Mode | 284 | | Table 11.18 | Error Interrupt Generation Timing in UART Mode | 284 | | Table 12.1 | Program number select | 327 | | Table 12.2 | Select the AIN pin | 332 | Rev.1.3 | Table 12.3 | Select the AIN pin | 339 | |-------------|--------------------------------------------------------------------------------------------|-----------------| | Table 12.4 | Select the AIN pin | 343 | | Table 12.5 | Select the AIN pin | 347 | | Table 12.6 | AD conversion time and delay time (SCLK = 40MHz) | 352 | | Table 13.1 | Conduction Control Circuit Output by PMDxMDOUT (When PMDxMDPOT <polh></polh> | · <poll></poll> | | = "00") | | 375 | | Table 13.2 | Conduction Control Circuit Output by PMDxMDOUT (When PMDxMDPOT <polh></polh> | · <poll></poll> | | = "11") | | 375 | | Table 13.3 | One Shunt Current Detection Settings | 375 | | Table 13.4 | Timing of Updating Subsequent Stage of Trigger Compare Register | 391 | | Table 13.5 | Trigger Output | 392 | | Table 14.1 | VEOUTCRx <upwm>, VEOUTCRx<uoc[1:0]> PMD setting: Output control of</uoc[1:0]></upwm> | U-phase | | (UOx, ) | (Ox) | 442 | | Table 14.2 | VEOUTCRx <vpwm>, VEOUTCRx<voc[1:0]> PMD setting: Output control of V-pha</voc[1:0]></vpwm> | ase (VOx | | YOx) | | 442 | | Table 14.3 | VEOUTCRx <wpwm>, VEOUTCRx<woc[1:0]> PMD setting: Output control of V</woc[1:0]></wpwm> | W-phase | | (WOx, 2 | ZOx) | 442 | | Table 14.4 | Tasks to be Executed in Each Schedule | 448 | | Table 14.5 | Example Setting in Typical Operation Flow | 448 | | Table 14.6 | Task Overview | | | Table 14.7 | PI Control of d-axis Current | 452 | | Table 14.8 | PI Control of q-axis Current | 453 | | Table 14.9 | Phase Interpolation | 454 | | Table 14.10 | SIN/COS Computation | 455 | | Table 14.11 | dq-αβ Coordinate Axis Conversion | | | Table 14.12 | 2-3 Phase Conversion (Space Vector Conversion) | 457 | | Table 14.13 | 3 Phase Voltage Calculation (When VESECTORx <sector[3:0]>= "0")</sector[3:0]> | 458 | | Table 14.14 | | | | Table 14.15 | Trigger Generation | 460 | | Table 14.16 | | | | Table 14.17 | 3-2-phase Conversion | 462 | | Table 14.18 | αβ-dq Coordinate Axis Conversion | 462 | | Table 14.19 | Combinations of VE and ADC | 463 | | Table 15.1 | Counter control | | | Table 15.2 | Interrupt Factors | | | Table 17.1 | Voltage Detection Circuit Characteristics | | | Table 18.1 | Status of OFD in each Operation Mode | | | Table 19.1 | Watchdog Timer Detection Time (fc = 80MHz) | | | Table 20.1 | Write/erase time | | | Table 20.2 | Rewrite Method | | | | | | | Table 20.3 | Operation Modes | . 523 | |-------------|-----------------------------------------------------------------------------------|-------| | Table 20.4 | Operation Mode Setting | . 523 | | Table 20.5 | Mapping of Internal Flash Memory to RAM | . 538 | | Table 20.6 | Connection of Pins | . 539 | | Table 20.7 | Operation Command Data | . 540 | | Table 20.8 | Memory Constraints for Single Boot | . 540 | | Table 20.9 | Transfer Format of Boot Program [RAM Transfer] | . 541 | | Table 20.10 | Transfer Format of Boot Program [Flash Memory Chip Erase and Protect Bit Erase] | . 543 | | Table 20.11 | Password Area | . 546 | | Table 20.12 | ACK Response Data for Serial Operation Determination Data | . 551 | | Table 20.13 | ACK Response Data for Operation Command Data | . 551 | | Table 20.14 | ACK Response Data for CHECKSUM Data | . 551 | | Table 20.15 | ACK Response Data for Flash Memory Chip Erase and Protect Bit Erase Operation | . 551 | | Table 20.16 | Password Area | . 555 | | Table 20.17 | Flash Memory Function | . 558 | | Table 20.18 | Flash Memory Access by Internal CPU | . 566 | | Table 20.19 | Address Bit Configuration during Bus Write cycle | . 567 | | Table 20.20 | Block Address | . 568 | | Table 20.21 | Protect Bit Program Address | . 568 | | Table 20.22 | Protect Bit Erase Address | . 568 | | Table 20.23 | ID Addresses (IA) of 4th Bus Write Cycle of ID-Read Command and Data (ID) that ca | n be | | Read b | y Subsequent 32-bit Transfer Instruction | . 569 | | Table 21.1 | Restrictions by Security Function | . 573 | | Table 22.1 | Relation between Debug Interface Pins and General Purpose Ports | . 579 | | Table 22.2 | Value of Port; which is Assigned as Debug Interface Pin; Control Registers | after | | Releasi | ng RESET | . 580 | | Table 22.3 | Debug Interface and Using Debug Interface Pins | . 581 | | Table 24.1 | Absolute Maximum Ratings | . 588 | | Table 26.1 | Revision History | 608 | Rev.1.3 Arm, Cortex and Thumb are registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All rights reserved. All other company names, product names, and service names mentioned herein may be trademarks of their respective companies. CMOS Digital Integrated Circuit Silicon Monolithic # TMPM372FWUG TMPM373FWDUG TMPM374FWUG TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG are a 32-bit RISC microprocessor series with an Arm<sup>®</sup> Cortex<sup>®</sup>-M3 microprocessor core. | Product Name | ROM<br>(FLASH) | RAM Package | | |--------------|----------------|-------------|---------------------| | TMPM372FWUG | 128Kbytes | 6Kbytes | LQFP64-P-1010-0.50E | | TMPM373FWDUG | 128Kbytes | 6Kbytes | LQFP48-P-0707-0.50C | | TMPM374FWUG | 128Kbytes | 6Kbytes | P-LQFP44-1010-0.80B | #### 1. Features - (1) Arm Cortex-M3 microprocessor core - (a) Achieves improved code efficiency with Thumb®-2 instructions. - New 16-bit Thumb instructions for improved program flow - New 32-bit Thumb instructions for improved performance and code size - Improved code efficiency with a 32-bit/16-bit mixed Thumb instruction set - (b) Achieves both high performance and low power consumption [High performance] - Execute 32-bit multiplication ( $32 \times 32 = 32$ bit) in one clock - Execute division in 2 to 12 clocks [Low power consumption] - Optimized design using a low power consumption library - Standby function that stops the operation of the microprocessor core - (c) High-speed interrupt response suitable for real-time control - Instructions with long execution time can be interrupted by interrupt. - The hardware handles the push to the stack automatically. Rev.1.3 - (2) Internal program memory and data memory - Internal RAM: 6Kbyte - Internal Flash ROM: 128Kbyte - (3) 16-bit timer/event counter (TMRB): 8 channels - 16-bit interval timer mode - 16-bit event counter mode - Input capture function - External trigger PPG output - (4) Watchdog timer (WDT): 1 channel - Watchdog timer (WDT) generates a reset or a non-maskable interrupt (NMI). - (5) Power-on reset circuit (POR) - (6) Voltage detection circuit (VLTD) - (7) Oscillation frequency detection circuit (OFD) - (8) Vector engine (VE): 1unit - Calculation circuit for motor control - (9) Programmable motor driver circuit (PMD): 1 channel - 3phase complementary PWM output - Synchronous trigger generation that links AD converter - Emergency stop protection function (EMG) - (10) Encoder input circuit (ENC): 1 channel - Support to incremental encoder (AB signal/ABZ signal) 30 / 609 - Rotation direction detection circuit - Counter for absolute position detection - Position compare circuit - Noise filter - Support to 3 phase sensor input - (11) Serial channel (SIO/UART): 3 to 4 channels - Either UART mode or SIO mode can be selected (4byte FIFO equipped). - (12) 12-bit analog-to-digital converter (ADC): 1unit (Analog input: 6 to 11 channels) - Starting function by the internal trigger: TMRB interrupt/PMD trigger - Constant conversion mode - AD monitoring 2channels - Conversion speed 2μs (@AD conversion clock = 40MHz) - (13) Input/output ports (PORT) - Input/output pin: 33 to 53 pins - (14) Interrupt factors Internal factors: 44 to 49 factors The priority can be set 7 levels. (except the watchdog timer interrupt) External factors: 7 to 10 factors The priority can be set over 7 levels. - (15) Low-power consumption mode - IDLE, STOP mode - (16) Clock/mode control (CG) - Internal PLL (8 multiplication) - Clock gear function: The high-speed clock can be divided into 1, 2, 4, 8 or 16. - (17) Endian - Little endian - (18) Internal high-speed oscillator - (19) Maximum operating frequency: 80MHz - (20) Operating voltage range - 4.5 to 5.5 V (with internal regulator) #### (21) Temperature range - -40°C to 85°C (while Flash reading, 1 to 80MHz) - -40°C to 105°C (while Flash reading, 1 to 32MHz) - 0°C to 70°C (while Flash writing/erasing) #### (22) Package - LQFP64-P-1010-0.50E (10mm × 10mm, 0.5mm pitch) - LQFP48-P-0707-0.50C (7mm × 7mm, 0.5mm pitch) - LQFP44-P-1010-0.80B (10mm × 10mm, 0.8mm pitch) #### 1.1. Products Lists Categorized by Functions **Table 1.1 Products Lists** | Built-in Fur | nctions | TMPM372FWUG | TMPM373FWDUG | TMPM374FWUG | |-----------------------------------------|----------------------------------|-----------------------------------------|---------------------------------------|-----------------------------------------| | Managan | Flash (KB) | 128 | 128 | 128 | | Memory | RAM (KB) | 6 | 6 | 6 | | I/O port | PORT (pin) | 53 | 37 | 33 | | latam mt | Internal | 49 | 45 | 44 | | Interrupt | External | 10 | 8 | 7 | | Timer function | TMRB (ch) | 8 | 8 | 8 | | Serial communication function | SIO/UART (ch) | 4 | 3 | 3 | | Analog function | 12-bit ADC<br>Unit B<br>(AIN ch) | 11 | 7 | 6 | | | VE (unit) | 1 | 1 | 1 | | Motor control peripherals | PMD (ch) | 1 | 1 | 1 | | , , , , , , , , , , , , , , , , , , , , | ENC (ch) | 1 | 1 | 1 | | | VLTD (ch) | 1 | 1 | 1 | | System function | WDT (ch) | 1 | 1 | 1 | | System function | OFD (ch) | 1 | 1 | 1 | | | POR | 1 | 1 | 1 | | Debug interface | Debug | JTAG/SW<br>TRACE | JTAG/SW | JTAG/SW | | Package | Package type | LQFP64<br>(10mm x 10mm, 0.5mm<br>pitch) | LQFP48<br>(7mm x 7mm, 0.5mm<br>pitch) | LQFP44<br>(10mm x 10mm, 0.8mm<br>pitch) | #### 1.2. Block Diagram Figure 1.1 Block diagram #### 1.3. Pin Layout (top view) #### 1.3.1. LQFP64 The pin layout of TMPM372FWUG is shown below. #### 1.3.2. LQFP48 The pin layout of TMPM373FWDUG is shown below. 36 / 609 ### 1.3.3. LQFP44 The pin layout of TMPM374FWUG is shown below. 37 / 609 ## 1.4. Pin Name and Functions ## 1.4.1. Functional Pin and Ports Assignment (Pin Number) Following table shows a pin number of the port assignment and each product which were seen from the functional pin. "-" means that "it does not have a pin" or "there is no assignment of a function". Table 1.2 Signal connection List: SIO/UART | Function | Combination<br>functional<br>pin name | Port<br>name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | |----------|---------------------------------------|--------------|-------------------------|--------------------------|-------------------------| | | RXD0 | PE1 | 24 | 18 | 17 | | | TXD0 | PE0 | 23 | 17 | 16 | | | CTS0/SCLK0 | PE2 | 25 | 19 | 18 | | | RXD1 | PA6 | 60 | 46 | 42 | | | TXD1 | PA5 | 61 | 47 | 43 | | SIO/UART | CTS1/SCLK1 | PA4 | 62 | 48 | 44 | | SIU/UART | RXD2 | PD6 | 3 | - | - | | | TXD2 | PD5 | 2 | - | - | | | CTS2/SCLK2 | PD4 | 1 | - | - | | | RXD3 | PF4 | 29 | 23 | 22 | | | TXD3 | PF3 | 28 | 22 | 21 | | | CTS3/SCLK3 | PF2 | 27 | 21 | 20 | Table 1.3 Signal connection List: TMRB/ADC | Function | Combination<br>functional<br>pin name | Port<br>name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | |----------|---------------------------------------|--------------|-------------------------|--------------------------|-------------------------| | | TB0IN | PA0 | 33 | - | - | | | TB0OUT | PA1 | 34 | - | - | | | TB1IN | PA2 | 35 | 25 | - | | | TB1OUT | PA3 | 64 | - | - | | | TB2IN | PE4 | 26 | 20 | 19 | | | TB2OUT | PE5 | 31 | - | - | | | TB3IN | PE6 | 59 | 45 | 41 | | TMDD | TB3OUT | PE7 | 58 | 44 | 40 | | TMRB | TB4IN | PA7 | 63 | - | - | | | TB4OUT | PE3 | 32 | - | - | | | TB5IN | - | - | - | - | | | TB5OUT | - | - | - | - | | | TB6IN | PA6 | 60 | 46 | 42 | | | TB6OUT | PA5 | 61 | 47 | 43 | | | TB7IN | PF0 | 14 | 12 | 11 | | | TB7OUT | PF1 | 30 | 24 | - | | | AINB2 | PI3 | 45 | 35 | 32 | | | AINB3 | PJ0 | 46 | 36 | 33 | | | AINB4 | PJ1 | 47 | - | - | | | AINB5 | PJ2 | 48 | - | - | | | AINB6 | PJ3 | 49 | - | - | | ADC | AINB7 | PJ4 | 50 | - | - | | ADC | AINB8 | PJ5 | 51 | 37 | - | | | AINB9 | PJ6 | 52 | 38 | 34 | | | AINB10 | PJ7 | 53 | 39 | 35 | | | AINB11 | PK0 | 54 | 40 | 36 | | | AINB12 | PK1 | 55 | 41 | 37 | Table 1.4 Signal connection List: INT/PMD/ENC | Function | Combination functional pin name | Port<br>name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | |-------------------------------------------------------------------------------------------------------------|---------------------------------|--------------|-------------------------|--------------------------|-------------------------| | | INT3 | PA0 | 33 | - | - | | INT4 PA2 35 INT5 PE4 26 INT6 PE6 59 INT7 PE7 58 INT8 PA7 63 INTC PJ6 52 INTD PJ7 53 INTE PK0 54 INTF PK1 55 | INT4 | PA2 | 35 | 25 | - | | | 26 | 20 | 19 | | | | | INT6 | PE6 | 59 | 45 | 41 | | | INT7 | PE7 | 58 | 44 | 40 | | | INT8 | PA7 | 63 | - | - | | | INTC | PJ6 | 52 | 38 | 34 | | | INTD | PJ7 | 53 | 39 | 35 | | | INTE | PK0 | 54 | 40 | 36 | | | INTF | PK1 | 55 | 41 | 37 | | | UO1 | PG0 | 4 | 2 | 1 | | | XO1 | PG1 | 5 | 3 | 2 | | | VO1 | PG2 | 6 | 4 | 3 | | PMD | YO1 | PG3 | 7 | 5 | 4 | | PIVID | WO1 | PG4 | 8 | 6 | 5 | | | ZO1 | PG5 | 9 | 7 | 6 | | | EMG1 | PG6 | 10 | 8 | 7 | | | OVV1 | PG7 | 11 | 9 | 8 | | | ENCA1 | PF2 | 27 | 21 | 20 | | ENC | ENCB1 | PF3 | 28 | 22 | 21 | | | ENCZ1 | PF4 | 29 | 23 | 22 | Table 1.5 Signal connection List: DEBUG/CG/Control Pin/Power Supply | Function | Combination<br>functional<br>pin name | Port<br>name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | |--------------|---------------------------------------|--------------|-------------------------|--------------------------|-------------------------| | | TMS/SWDIO | PB3 | 22 | 16 | 15 | | | TCK/SWCLK | PB4 | 21 | 15 | 14 | | | TDO/SWV | PB5 | 20 | 14 | 13 | | DEDUC | TDI | PB6 | 19 | 13 | 12 | | DEBUG | TRST | PB7 | 18 | - | - | | | TRACECLK | PB0 | 15 | - | - | | | TRACEDATA0 | PB1 | 16 | - | - | | | TRACEDATA1 | PB2 | 17 | - | - | | 00 | X1 | PM0 | 37 | 27 | 24 | | CG | X2 | PM1 | 39 | 29 | 26 | | | BOOT | PF0 | 14 | 12 | 11 | | Control Pin | MODE | - | 41 | 31 | 28 | | | RESET | - | 44 | 34 | 31 | | | DVSS | - | 12 | 10 | 9 | | | DVSS | - | 38 | 28 | 25 | | | DVDD5 | - | 13 | 11 | 10 | | | DVDD5 | - | 36 | 26 | 23 | | Power Supply | RVDD5 | - | 42 | 32 | 29 | | | VOUT15 | - | 40 | 30 | 27 | | | VOUT3 | - | 43 | 33 | 30 | | | AVSSB/VREFLB | - | 56 | 42 | 38 | | | AVDD5B/VREFHB | - | 57 | 43 | 39 | # 1.5. Power Supply Type and Supply Pins Table 1.6 Power supply type and supply pins | Power Supply<br>Type | Voltage range | Power supply pins | | | | |----------------------|---------------|----------------------------------------------------------|--|--|--| | DVDD5 | | PA, PB, PC, PD, PE, PF, PG, PL, PM | | | | | DVDD3 | 3.9 to 5.5V | PN, RESET, MODE | | | | | AVDD5B | 3.9 (0 5.5) | PI, PJ, PK | | | | | RVDD5 | | - | | | | | | | VOUT15 is a capacitor connection pin for stabilizing the | | | | | VOUT15 | 1.35 to 1.65V | output of the internal regulator. Cannot be supplied to | | | | | V00115 | | external circuits. VOUT15 must be connected to DVSS | | | | | | | through 3.3 to 4.7µF capacitor. | | | | | | | VOUT3 is a capacitor connection pin for stabilizing the | | | | | VOUT3 | 2.7 to 3.6V | output of the internal regulator. Cannot be supplied to | | | | | | 2.7 10 3.00 | external circuits. VOUT3 must be connected to DVSS | | | | | | | through 3.3 to 4.7µF capacitor. | | | | ## 2. Processor Core The TX03 series has a high-performance 32-bit processor core (the Arm Cortex-M3 processor core). For information on the operations of this processor core, please refer to the "Arm documentation set of the Arm Cortex-M series processor". This section explains the product-specific information. # 2.1. Information on the processor core The following table shows the revision of the processor core in the TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG. For details on the CPU core and architecture, refer to the documentation on the Arm's website. Table 2.1 Core Revision | Product Name | Core Revision | |--------------|---------------| | TMPM372FWUG | | | TMPM373FWDUG | r2p0 | | TMPM374FWUG | | 43 / 609 ## 2.2. Configurable Options In the Cortex-M3 core, some blocks can be selected to implement. The following table shows the configurations of the TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG. Table 2.2 Configurable options and their implementations | Configurable option | Implementation | |---------------------|---------------------------| | EDD | Literal comparator: 2 | | FPB | Instruction comparator: 6 | | DWT | Comparator: 4 | | ITM | Available | | MPU | Not available | | ETM | Available | | AHB-AP | Available | | AHB trace Macrocell | Available | | interface | Avallable | | TPIU | Available | | WIC | Not available | | Debug port | JTAG/serial wire | # 2.3. Exceptions / Interrupts Exceptions and interruptions are described in the following section. ## 2.3.1. Number of Interrupt Inputs The number of interrupts can optionally be defined from 1 to 240 in the Cortex-M3 core. The number of interrupts for TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG is 51 to 59. The number of interrupt inputs is reflected in <INTLINESNUM[4:0]>bit of NVIC register. In this product, when read <INTLINESNUM[4:0]>bit, "0x00" is read out. ### 2.3.2. Number of Priority Level Interrupt Bits The Cortex-M3 core can optionally configure the number of priority level interrupt bits from 3 bits to 8 bits. TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG have 3 priority level interrupt bits. The number of priority level interrupt bits is used for assigning a priority level in the interrupt priority registers and system handler priority registers. ### 2.3.3. SysTick The Cortex-M3 core has a SysTick timer which can generate SysTick exception. For detail of SysTick, refer to "6.3. SysTick" and "6.5.2. NVIC Registers" in "Exception". #### 2.3.4. SYSRESETREQ The Cortex-M3 core outputs SYSRESETREQ signal when <SYSRESETREQ>bit of Application Interrupt and Reset Control Register is set. TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG provide the same operation as warm reset when SYSRESETREQ signal is output. #### 2.3.5. LOCKUP When irreparable exception generates, the Cortex-M3 core outputs LOCKUP signal to show a serious error included in software. TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG do not use this signal. To return from LOCKUP status, it is necessary to use non-maskable interrupt (NMI) or reset. ### 2.3.6. Auxiliary Fault Status register The Cortex-M3 core provides auxiliary fault status registers to supply additional system fault information to software. However, TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG are not defined this function. If auxiliary fault status register is read, always "0x0000\_0000" is read out. ### 2.4. Events The Cortex-M3 core has event output signals and event input signals. An event output signal is output by SEV instruction execution. If an event is input, the core returns from low-power consumption mode caused by WFE instruction. TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG do not use event output signals and event input signals. Please do not use SEV instruction and WFE instruction. 45 / 609 ## 2.5. Power Management The Cortex-M3 core provides power management system which uses SLEEPING signal and SLEEPDEEP signal. SLEEPDEEP signal is output when <SLEEPDEEP>bit of System Control Register is set. These signals are output in the following circumstances: - Wait-For-Interrupt (WFI) instruction execution - Wait-For-Event (WFE) instruction execution - The timing when interrupt service routine (ISR) exits in case that <SLEEPONEXIT>bit of System Control Register is set. TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG do not use SLEEPDEEP signal so that <SLEEPDEEP>bit must not be set. And also event signal is not used so that please do not use WFE instruction. For detail of power management, refer to "5. Clock/Mode Control (CG)". ### 2.6. Exclusive access In Cortex-M3 core, supports exclusive access to DCode and system buses. However TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG do not use this function. # 3. Memory Map ## 3.1. Memory Map The memory map for TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG is based on the Arm Cortex-M3 processor core memory map. The internal ROM, internal RAM and special function registers (SFR) of TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG are mapped to the Code, SRAM and peripheral regions of the Cortex-M3 respectively. The special function register (SFR) means the control registers of all input/output ports and peripheral functions. The SRAM and SFR areas are all included in the bit-band region. The CPU register area is the processor core's internal register region. For more information on each region, see the "the Arm documentation set for Cortex-M series processors". Note that access to regions indicated as "Fault" causes a memory fault if memory faults are enabled, or causes a hard fault if memory faults are disabled. Also, do not access the vendor-specific region. ## 3.1.1. Memory Map Figure 3.1 shows the memory map. Figure 3.1 Memory Map ## 3.2. Details of SFR area Table 3.1 shows the details of the SFR area. Do not access a reserved area in Table 3.1. See the chapter of each peripheral function for details. Table 3.1 Details of SFR | Start Address | End Address | Peripheral | |---------------|-------------|------------| | 0x4000_0000 | 0x4000_033F | PORT | | 0x4000_0340 | 0x4000_FFFF | Reserved | | 0x4001_0000 | 0x4001_01FF | TMRB | | 0x4001_0200 | 0x4001_04FF | Reserved | | 0x4001_0400 | 0x4001_053F | ENC | | 0x4001_0540 | 0x4002_007F | Reserved | | 0x4002_0080 | 0x4002_017F | SIO/UART | | 0x4002_0180 | 0x4003_01FF | Reserved | | 0x4003_0200 | 0x4003_02FF | ADC | | 0x4003_0300 | 0x4003_FFFF | Reserved | | 0x4004_0000 | 0x4004_003F | WDT | | 0x4004_0040 | 0x4004_01FF | Reserved | | 0x4004_0200 | 0x4004_023F | CG | | 0x4004_0240 | 0x4004_02FF | Reserved | | 0x4004_0300 | 0x4004_030F | TRM | | 0x4004_0310 | 0x4004_07FF | Reserved | | 0x4004_0800 | 0x4004_083F | OFD | | 0x4004_0840 | 0x4004_08FF | Reserved | | 0x4004_0900 | 0x4004_093F | VLTD | | 0x4004_0940 | 0x4004_FFFF | Reserved | | 0x4005_0000 | 0x4005_01FF | VE | | 0x4005_0200 | 0x4005_047F | Reserved | | 0x4005_0480 | 0x4005_04FF | PMD | | 0x4005_0500 | 0x4007_FFFF | Reserved | | 0x4008_0000 | 0x41FF_EFFF | Hard fault | | 0x41FF_F000 | 0x41FF_F03F | FLASH | | 0x41FF_F040 | 0x41FF_FFFF | Reserved | # 4. RESET Operation #### 4.1. State before RESET When the power on, the internal state of TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG is undefined until the power-on reset is generated or the "Low" level inputs to RESET pin. Therefore, The setting in registers and the state of each pin are undefined. # 4.2. State during RESET TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG have the POR. The power-on reset signal is generated after the power on, it resets the internal state of TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG. And, when resetting the internal state of TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG, $\overline{RESET}$ pin must be held "Low" level for at least 12 system clocks (1.2 $\mu$ s@10MHz, under oscillating) at the voltage of a power supply within an operating voltage range and the stable state of the high-frequency oscillation. Note1: The power can be turned-on while $\overline{RESET}$ pin is input "Low" level. Note2: The RESET operation may alter the internal RAM data. # 4.3. State after releasing RESET The control registers in Coretex-M3 core and the registers in peripheral functions are initialized after releasing RESET. Because the PLL circuit stops after releasing RESET, CGOSCCR and CGPLLSEL must be set to use PLL circuit. The CPU branches to an interrupt service routine of the RESET after handling RESET exception. The address of an interrupt service routine of the RESET is stored at 0x0000\_0004. 50 / 609 # 5. Clock/Mode Control (CG) ### 5.1. Features The clock/mode control block enables to select clock gear, prescaler clock and warming-up of the PLL clock multiplication circuit and oscillator. There is also the low-power consumption mode which can reduce power consumption by mode transitions. This chapter describes how to control clock operating modes and mode transitions. The clock/mode control block has the following functions: - Controls the system clock - Controls the prescaler clock - Controls the PLL multiplication circuit - Controls the warming-up timer In addition to NORMAL mode, the TMPM372FWUG/TMPM373FWdUG/TMPM374FWUG can operate low-power mode to reduce power consumption according to its usage conditions. # 5.2. Registers # 5.2.1. Register List The following table shows the CG-related registers and addresses. | Register name | | Address (Base+) | |------------------------------|----------|-----------------| | System control register | CGSYSCR | 0x0000 | | Oscillation control register | CGOSCCR | 0x0004 | | Standby control register | CGSTBYCR | 0x0008 | | PLL selection register | CGPLLSEL | 0x000C | | Reserved | - | 0x0010 | Note: Access to the "Reserved" area is prohibited. # 5.2.2. CGSYSCR (System control register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-------|----|------|------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | FPSEL | - | | PRCK | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | GEAR | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | |-------|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 31:18 | - | R | Read as "0". | | | | | 17:16 | - | R/W | Write as "01". | | | | | 15:13 | - | R | Read as "0". | | | | | 12 | FPSEL | R/W | Selects fperiph source clock 0: fgear 1: fc | | | | | 11 | - | R | Read as "0". | | | | | 10:8 | PRCK[2:0] | R/W | Selects Prescaler clock 000: fperiph 001: fperiph / 2 010: fperiph / 4 011: fperiph / 8 100: fperiph / 16 101: fperiph / 32 110: Reserved 111: Reserved Specifies the prescaler clock to peripheral function. | | | | | 7:3 | - | R | Read as "0". | | | | | 2:0 | GEAR[2:0] | R/W | Selects High-speed clock (fc) gear 000: fc 001: Reserved 010: Reserved 101: Reserved 100: fc / 2 101: fc / 4 110: fc / 8 111: fc / 16 | | | | # 5.2.3. CGOSCCR (Oscillation control register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |-------------|----|-------|-----|----|---------|--------|--------|-------|--| | Bit symbol | | WUODR | | | | | | | | | After reset | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | Bit symbol | | WU | ODR | | WUPSEL2 | HOSCON | OSCSEL | XEN2 | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | Bit symbol | - | - | - | - | - | - | - | XEN1 | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Bit symbol | - | - | - | - | WUPSEL1 | PLLON | WUEF | WUEON | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | WUODR[11:0] | R/W | Specifies count time of the warming-up timer. | | 19 | WUPSEL2 | R/W | Clock source for warming-up timer(WUP) 0: Internal (OSC2) 1: External (OSC1) Select source clock for warming-up timer between external oscillator (OSC1) and internal oscillator (OSC2). | | 18 | HOSCON | R/W | Port M or external oscillator (X1/X2) (Note1) 0: PORT M 1: External oscillator (X1/X2) Specifies Port M or X1/X2. When the external oscillator (OSC1) is used, Port M registers (PMCR/PMPUP/PMPDN/PMIE) should be disabled. After reset, the port M registers are disabled. | | 17 | OSCSEL | R/W | Selection of high-speed oscillator 0: Internal (OSC2) 1: External (OSC1) Select high-speed oscillator between external oscillator (OSC1) and internal oscillator (OSC2). Confirm <oscsel> become "1" then halt the OSC2 immediately after switching over to OSC1. Do not select OSC2 again after switching to OSC1.</oscsel> | | 16 | XEN2 | R/W | High-speed oscillator2 (Internal) 0: Stop 1: Oscillation Specifies operation of the high-speed oscillator 2 (OSC2). | | 15:12 | - | R/W | Write as "0". | | 11:10 | - | R | Read as "0". | | 9 | - | R/W | Write as "0". | | 8 | XEN1 | R/W | High-speed oscillator1 (External) 0: Stop 1: Oscillation Specifies operation of the high-speed oscillator 1 (OSC1). | | 7:4 | = | R | Read as "0". | | 3 | WUPSEL1 | R/W | Clock source for warming-up timer Write as "0". | | 2 | PLLON | R/W | PLL operation 0: Stop 1: Oscillation Specifies operation of the PLL. It stops after reset. Setting the bit is required. | | 1 | WUEF | R | Status of warming-up timer (WUP) (Note2) 0: Warming-up completed 1: Warming-up operation This bit shows the status of the warming-up timer. | | 0 | WUEON | W | Operation of warming-up timer (Note2) 0: don't care 1: Starting warming-up Set this bit to "1" to start the warming-up timer. | Note1: When the <HOSCON> is set to "1", the all registers for Port M cannot be accessed and the read data from these registers are always "0". If one of the Port M registers except PMDATA and PMOD is not "0", the <HOSCON> cannot be set to "1". Note2: Setting this register is not required when return from low-power consumption mode which is warmed up automatically (Table 5.3). When WUP is started by software, operation mode must be changed after confirming that warming-up is completed. # 5.2.4. CGSTBYCR (Standby control register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|------|----|------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | DRVE | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | RXEN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | STBY | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | Bit | Bit Symbol | Туре | Function | | | |-------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 31:18 | - | R | Read as "0". | | | | 17 | - | R/W | Write as "0". | | | | 16 | DRVE | R/W | Pin status in STOP mode 0: Inactive 1: Active | | | | 15:10 | - | R | Read as "0". | | | | 9 | - | R/W | Write as "0". | | | | 8 | RXEN | R/W | digh-speed oscillator operation after releasing the STOP mode. Vrite as "1". | | | | 7:3 | - | R | Read as "0". | | | | 2:0 | STBY[2:0] | R/W | Low power consumption mode 000: Reserved 001: STOP 010: Reserved 011: IDLE 100: Reserved 101: Reserved 110: Reserved When starting the STOP mode, disable the oscillation OSC1 or OSC2 which is unused as system clock. | | | Rev.1.3 ### 5.2.5. CGPLLSEL (PLL Selection Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|--------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | - | PLLSEL | | After reset | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | | Bit | Bit Symbol | Туре | Function | | |-------|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | - | R | Read as "0". | | | 15:12 | - | R/W | rite as "1010". | | | 11 | - | R | Read as "0". | | | 10:1 | - | R/W | Write as "00_1001_1111". | | | 0 | PLLSEL | R/W | Use of PLL 0: f <sub>OSC</sub> use 1: PLL use Specifies use or disuse of the clock multiplied by the PLL. " f <sub>OSC</sub> " is automatically set after reset. Setting this bit to "1" is required to use the PLL. | | Note1: Be sure to disable OFD when enabling PLL. Especially, be careful setting PLL in the initial routine because OFD is available after OFD reset. Example: OFDCR1<OFDWEN7:0> = "0xF9" : Sets control register write enable code OFDCR2<OFDEN7:0> = "0x00" : Disable OFD CGPLLSEL<PLLSEL> = "1" : Enable PLL OFDMNPLLON = "xxxx" : Sets lower detection frequency OFDMXPLLON = "yyyy" : Sets higher detection frequency OFDCR2<OFDEN7:0> = "0xE4" : Enable OFD OFDCR1<OFDWEN7:0> = "0x06" : Sets control register write disable code Note2: The maximum operating frequency is 32 MHz when using within the range from 85 to 100 °C. Be careful not to exceed the maximum operating frequency by dividing system clock when using PLL. ### 5.3. Clock Control ### 5.3.1. Clock Type Each clock is defined as follows: f<sub>OSC1</sub> : Clock input from external high-speed oscillator (X1 and X2) f<sub>OSC2</sub> : Clock input from internal high-speed oscillator f<sub>OSC</sub>: High-speed clock specified by CGOSCCR<OSCSEL> $f_{PLL}$ : Clock octupled by PLL (x8) fc : Clock specified by CGPLLSEL<PLLSEL> (high-speed clock) fgear : Clock specified by CGSYSCR<GEAR[2:0]> fsys : The same clock as fgear (system clock) fperiph : Clock specified by CGSYSCR<FPSEL> ΦT0 : Clock specified by CGSYSCR<PRCK[2:0]> (Prescaler clock) The high-speed clock fc and the prescaler clock $\Phi$ T0 are dividable as follows. High-speed clock : fc, fc / 2, fc / 4, fc / 8, fc / 16 Prescaler clock : fperiph / 2, fperiph / 4, fperiph / 8, fperiph / 16, fperiph / 32 ### 5.3.2. Initial Values after Reset Reset operation initializes the clock configuration as follows. High-speed oscillator1 (OSC1) : Stop (X1, X2) High-speed oscillator2 (OSC2) : Oscillating PLL (Clock multiplication circuit) : Stop High-speed clock gear : fc (no frequency dividing) Reset operation causes all the clock configurations to be the same as f<sub>OSC2</sub>. $fc = f_{OSC2}$ $fsys = fc (= f_{OSC2})$ $fperiph = fc (= f_{OSC2})$ $\Phi T0 = fperiph (= f_{OSC2})$ ### 5.3.3. Clock System Diagram Figure 5.1 shows the clock system diagram. Figure 5.1 Clock Block Diagram The input clocks to the selectors shown with an arrow are set as default after reset. ### 5.3.4. Clock Multiplication Circuit (PLL) This circuit outputs the $f_{PLL}$ clock that is octupled of the high-speed oscillator output clock ( $f_{OSC}$ ) As a result, the oscillation frequency of the oscillator is low and the internal clock can be high-speed. The PLL is disabled after reset. To enable the PLL, set the CGOSCCR<PLLON> to "1" and then set the CGPLLSEL> to "1". Then f<sub>PLL</sub> clock output is octupled of the high-speed oscillator (f<sub>OSC</sub>). The PLL requires a certain amount of time to be stabilized, which should be secured using the warming-up function or other methods. Note: When the PLL starts operation, it is necessary to wait approximately 200µs or more for the PLL to be stabilized. ### 5.3.4.1. Sequence of PLL Setting The following shows PLL setting sequence after reset. Figure 5.2 PLL Setting Sequence after Reset Note: When you stop PLL, please confirm that it is the register CGPLLSEL<PLLSEL> = "0" after setting the CGPLLSEL> = "0". Then, please set CGOSCCR<PLLON> = "0" (PLL stopped). 60 / 609 2023-07-31 ### 5.3.5. Warming-up Function The warming-up function secures the stability time for the oscillator and the PLL with the warming-up timer. The warming-up function is used when returning from STOP mode. For the detail of function, refer to "5.6.6. Warming-up". Note: Do not shift to STOP mode, while operating warming-up timer. The warming-up function is also used when returning from STOP mode. In this case, an return interrupt from the low-power consumption mode triggers the automatic timer count. After the specified time is reached, the system clock is output and the CPU starts operation. In STOP mode, the PLL is disabled. When returning from this mode, configure the warming-up time in consideration of the stability time of the PLL and the internal oscillator. How to configure the warming-up function. - (1) Specify the count up clock Specify the count up clock for the warming-up counter in the CGOSCCR<WUPSEL1> and <WUPSEL2> bit. (Write "0" to <WUPSEL1> and write "0" or "1" to <WUPSEL2>.) - (2) Specify the warming-up counter value The warming-up time can be set by setting the CGOSCCR<WUODR[11:0]>. The following shows the formula of warming-up and setting example. Warming-up cycles = $$\frac{\text{Warming-up time}}{\text{Cycle of warming-up clock}}$$ <example> Setting 5ms of warming-up time with 8MHz high-speed oscillator $$\frac{\text{Warming-up time}}{\text{Cycle of warming-up clock}} = \frac{5\text{ms}}{1 / 8\text{MHz}} = 40,000\text{cycles} = "0x9C40"$$ Drop the lower 4 bits, write "0x9C4" into the CGOSCCR<WUODR[11:0]>. (3) Start and confirm the completion of warming-up The CGOSCCR<WUEON> and <WUEF> are used to start and confirm the completion of warming-up, respectively, through software (instruction). Note: The warming-up timer operates according to the oscillation clock, and it may contain errors if there is any fluctuation in the oscillation frequency. Therefore, the warming-up time should be taken as approximate time. The following shows the warming-up setting. <example> Securing the stability time for the PLL (fc = $f_{OSC1}$ ) CGOSCCR<WUPSEL1> = "0" : Specify the clock source for warming-up timer CGOSCCR<WUPSEL2> = "1" : Specify the clock source for warming-up timer (1: external (OSC1)) CGOSCCR < WUODR[11:0] > = "0x9C4": Warming-up time setting Refer to "5.3.6. System Clock" for the procedure of switching over from the internal oscillator to the external oscillator. CGOSCCR<WUEON> = "1" : Enable warming-up counting (WUP) Read CGOSCCR<WUEF> : Wait until the state becomes "0" (warming-up is finished) ### 5.3.6. System Clock The TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG offer high-speed clock as system clock. System clock is selected from internal oscillator or external oscillator. After reset, internal oscillator is enabled and external oscillator is disabled. The high-speed clock is dividable. • External oscillator frequency : 8MHz to 10MHz Internal oscillator frequency : 10MHz • Clock gear : Divided by 1, 2, 4, 8, 16 (after reset: divided by 1) Min Max After reset Clock gear (CG): PLL = ON Clock gear (CG): PLL = OFF Input operating operating (PLL = OFF, frequency 1/1 1/2 1/4 1/8 1/16 1/1 1/2 1/4 1/8 1/16 frequency frequency CG = 1/132 16 8 4 8 4 2 1 -8 64 OSC<sub>1</sub> 2.5 10 10 80 40 10 10 1.25 80 40 10 5 10 2.5 1.25 OSC<sub>2</sub> 62 / 609 Table 5.1 Range of High-Speed Frequency (unit: MHz) Note1: PLL = ON/OFF: setting by CGOSCCR<PLLON> 2023-07-31 Note2: Switching of clock gear is executed when a value is written to the CGSYSCR<GEAR[2:0]> register. The actual switching takes place after a slight delay. Note3: Do not use 1 / 16 when "PLL =OFF" is used. Note4: Do not use 1 / 16 when SysTick is used. Note5 The maximum operating frequency is 32MHz when using within the range from 85 to 105 °C. Be careful not to exceed the maximum operating frequency by dividing system clock when using PLL. The following is the procedure of switching over from the internal oscillator to the external oscillator. (1) Corresponding bit of PMCR/PMPUP/PMPDN/PMIE is set to "0".: Disabled PM0 and PM1. (After reset, these registers are disabled.) (2) CGOSCCR<WUODR[11:0]> = "Warming-up time" : Set warming-up time. (3) CGOSCCR<HOSCON> = "1" : Switch over from the port M to oscillator (4) CGOSCCR<XEN1> = "1" : Enable the high-speed oscillator. (OSC1) (5) CGOSCCR<WUPSEL2> = "1" : Specify source clock for warming-up timer. (1: external (OSC1)) (6) CGOSCCR<WUEON> = "1" : Enable warming-up timer (WUP) (7) Read CGOSCCR<WUEF> : Wait until the state becomes "0". (warming-up is finished) (8) CGOSCCR<OSCSEL> = "1" : Switch the high-speed clock to the external oscillator. (9) Read CGOSCCR<OSCSEL> : Confirm that external oscillator is selected. 63 / 609 (CGOSCCR<OSCSEL> = "1") (10) CGOSCCR<XEN2> = "0" : Internal oscillator is disabled. After setting CGOSCCR<HOSCON> to "1", rewriting all port M registers is prohibited. 2023-07-31 #### 5.3.7. Prescaler Clock Control Each peripheral function has a prescaler for dividing a clock. As the clock $\Phi T0$ to be input to each prescaler, the fperiph clock specified in the CGSYSCR<FPSEL> can be divided according to the setting in the CGSYSCR<PRCK[2:0]>. After reset, fperiph /1 is selected as $\Phi T0$ . Note: To use the clock gear, ensure that you make the time setting such that prescaler output $\Phi$ Tn for each peripheral function is slower than fsys ( $\Phi$ Tn < fsys). Do not switch the clock gear while peripheral function such as timer counter is operating. ### 5.4. Modes and Mode Transitions #### 5.4.1. Mode Transitions The NORMAL mode uses the high-speed clock for the system clock. The IDLE and STOP modes can be used as the low-power consumption mode that enables to reduce power consumption by halting processor core operation. Figure 5.3 shows mode transition diagram. For a detail of sleep-on-exit and WFI instruction, refer to "Arm documentation set of the Arm Cortex-M series processor". Figure 5.3 Mode Transition Diagram Note: The warming-up is needed, when returning to NORMAL mode. The warming-up time must be set in NORMAL mode before changing to IDLE or STOP mode. Regarding warming-up time, refer to "5.6.6. Warming-up". 64 / 609 2023-07-31 ## 5.5. Operation Mode As an operation mode, NORMAL is available. The features of NORMAL mode are described in the following section. ### 5.5.1. NORMAL Mode This mode is to operate the CPU core and the peripheral function by using the high-speed clock. It is shifted to the NORMAL mode after reset. ## 5.6. Low Power Consumption Modes The low-power consumption modes have IDLE and STOP modes. To shift to the low-power consumption mode, specify the mode in the system control register CGSTBYCR<STBY[2:0]> and execute the WFI (Wait For Interrupt) instruction. When shifting to low-power consumption mode by WFI instruction, execute reset or generate the interrupt to release the mode. Releasing by the interrupt requires settings in advance. Refer to "6.4. Interrupts" for details. Note1: TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG do not offer any event for releasing the low-power consumption mode. Transition to the low-power consumption mode by executing the WFE (Wait For Event) instruction is prohibited. Note2: TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG do not support the low-power consumption mode configured with the SLEEPDEEP bit in the Cortex-M3 core. Setting the <SLEEPDEEP> bit of the system control register is prohibited. The features of IDLE and STOP modes are described as follows. ### 5.6.1. IDLE Mode Only the CPU is stopped in this mode. Each peripheral function has one bit in its control register for enabling or disabling operation in the IDLE mode. When the IDLE mode is entered, peripheral functions whose operations are disabled in the IDLE mode stop operation and hold the state at that time. The following peripheral functions can be enabled or disabled in the IDLE mode. For setting details, refer to each peripheral function. - 16-bit timer/event counter (TMRB) - Serial channel (SIO/UART) - Watchdog timer (WDT) - Vector Engine (VE) Note: WDT must be stopped before entering IDLE mode. ### **5.6.2. STOP Mode** All the internal circuits including the internal oscillator are brought to a stop in the STOP mode. By releasing the STOP mode, the device returns to the preceding mode of the STOP mode and starts operation. The STOP mode enables to select the pin status by setting the CGSTBYCR<DRVE>. Table 5.2 shows the pin status in the STOP mode. Table 5.2 Pin States in the STOP Mode | | Pin name | I/O | <drve> = 0</drve> | <drve> = 1</drve> | | |------|---------------------------------------------------------------------------------------------|----------------|------------------------------------------------------------|-------------------|--| | Not | RESET, MODE | Input only | ✓ | | | | port | VOUT15, VOUT3 | Output<br>only | ٧ | / | | | | X1 | Input only | - | | | | | X2 | Output<br>only | "High" le\ | vel output | | | | TMS<br>TCK<br>TDI<br>TRST (Note1) | Input | <b>√</b> | | | | | TDO/SWV | Output | Enabled when data is valid. Disabled when data is invalid. | | | | | SWCLK | Input | ✓ | | | | | | Input | ✓ | | | | | SWDIO | Output | Enabled when data is valid. Disabled when data is invalid. | | | | Port | TRACECLK (Note1) TRACEDATA0 (Note1) TRACEDATA1 (Note1) SWV (Note1) | Output | ✓ | | | | | UO1, VO1, WO1<br>XO1, YO1, ZO1 | Output | - | ✓ | | | | INT3 (Note1), INT4 (Note2),<br>INT5, INT6, INT7,<br>INT8 (Note1), INTC, INTD,<br>INTE, INTF | Input | <b>✓</b> | | | | | Other pins of peripheral | Input | - | ✓ | | | | functions except above or the ports that are used as general purpose ports. | Output | - | ✓ | | 67 / 609 Note1: TMPM373FWDUG/TMPM374FWUG do not have this pin. Note2: TMPM374FWUG does not have this pin. <sup>✓:</sup> Input or output enabled., -: Input or output disabled. ## 5.6.3. Low power Consumption Mode Setting The low-power consumption mode is specified by the setting of the standby control register CGSTBYCR<STBY[2:0]>. Table 5.3 shows the mode setting in the <STBY[2:0]>. Table 5.3 Low-power consumption mode setting | Mode | CGSTBYCR<br><stby[2:0]></stby[2:0]> | |------|-------------------------------------| | STOP | 001 | | IDLE | 011 | Note: Do not set any value other than the above. ### 5.6.4. Operational Status in Each Mode Table 5.4 shows the operational status in each mode. For I/O port, "✓" and "-" indicate that input/output is enabled and disabled respectively. For other functions, "✓" and "-" indicate that clock is supplied and is not supplied respectively. Table 5.4 Operational Status in Each Mode | Peripheral function | NORMAL | IDLE | STOP | |---------------------|----------|----------------|-----------| | Processor core | ✓ | - | - | | I/O port | ✓ | ✓ | - (Note1) | | PMD | ✓ | ✓ | - | | ENC | ✓ | ✓ | - | | OFD | ✓ | ✓ | - | | ADC | ✓ | ✓ | - | | VE | ✓ | | - | | SIO/UART | ✓ | ON/OFF | - | | SBI (Note3) | ✓ | selectable for | - | | TMRB | ✓ | each module | - | | WDT | ✓ | | - | | VLTD | ✓ | ✓ | ✓ (Note2) | | POR | ✓ | ✓ | ✓ (Note2) | | CG | ✓ | ✓ | - | | PLL | ✓ | ✓ | - | | High-speed | <b>√</b> | <b>√</b> | | | oscillator (OSC1) | • | • | - | $\checkmark$ : Can operate in the target mode, -: The clock to the module automatically stops when the target mode is entered. Note1: It depends on CGSTBYCR<DRVE>. Note2: The peripheral functions are not stopped even though the clock is halted. Note3: TMPM373FWDUG/TMPM374FWUG do not have this function. ### 5.6.5. Releasing the Low Power Consumption Mode The low-power consumption mode can be released by an interrupt request, NMI or reset. The release source that can be used is determined by the low-power consumption mode selected. Details are shown in Table 5.5. Table 5.5 Release Source in Each Mode | | Lov | v power consumption mode | IDLE<br>(programmable) | STOP | |---------|----------------|----------------------------------------------------|------------------------|------| | | | INT3, 4, 5, 6, 7, 8, INTC, D, E, F (Note1) (Note4) | <b>✓</b> | ✓ | | | | INTRX0, 1, 2, 3, INTTX0, 1, 2, 3 (Note4) | ✓ | - | | | | INTVCNB | ✓ | - | | | | INTEMG1 | ✓ | - | | | | INTOVV1 | ✓ | - | | | | INTADBPDB | ✓ | - | | | Interrupt | INTTB00, 10, 20, 30, 40, 50, 60, 70 | ✓ | - | | | | INTTB01, 11, 21, 31, 41, 51, 61, 71 | ✓ | - | | | | INTPMD1 | ✓ | - | | Release | | INTCAP00, 10, 20, 30, 40, 50, 60, 70 | ✓ | - | | source | | INTCAP01, 11, 21, 31, 41, 51, 61, 71 (Note4) | ✓ | - | | | | INTADBCPA, | ✓ | - | | | | INTADBCPB | ✓ | - | | | | INTADBSFT | ✓ | - | | | | INTADBTMR | ✓ | - | | | | INTENC1 | ✓ | - | | | SysTick interr | upt | ✓ | - | | | NMI (INTWD | Γ) | - | - | | | RESET (RES | ET pin) | ✓ | ✓ | <sup>✓:</sup> Starts the interrupt handling after the mode is released. (The RESET initializes the MCU), -: Unavailable Note1: To release the low-power consumption mode by using the level mode interrupt, keep the level until the interrupt handling is started. Changing the level before then will prevent the interrupt handling from starting properly. Note2: For shifting to the low-power consumption mode, set the CPU to prohibit all the interrupts other than the return source. If it is not prohibited, it may be released by an interrupt other than the return source. Note3: Refer to "5.6.6. Warming-up" about warming-up time for returning from each mode. Note4: TMPM373FWDUG does not have INT3, 8, INTRX2, INTTX2, INTCAP01, 41, 51. TMPM374FWUG does not have INT3, 4, 8, INTRX2, INTTX2, INTCAP01, 11, 41, 51. Release by interrupt request To release the low-power consumption mode by an interrupt, the CPU must be set in advance to detect the interrupt. In addition to the setting in the CPU, the clock generator must be set to detect the interrupt to be used to release the STOP modes. Release by Non-Maskable Interrupt (NMI) There is a watchdog timer interrupt (INTWDT) as a non-maskable interrupt source. INTWDT can only be used in the IDLE mode. Note: Note that the WDT cannot be cleared by the CPU operation in IDLE mode. Release by reset All low-power consumption modes can be released by reset from the RESET pin. After that, the mode switches to NORMAL mode and all the registers are initialized as is the case with normal reset. Release by SysTick interrupt SysTick interrupt can only be used in IDLE mode. Refer to "6. Exceptions" for detail. ### 5.6.6. Warming-up Mode transition may require the warming-up so that the internal oscillator provides stable oscillation. In the mode transition from STOP to the NORMAL, the warming-up counter is activated automatically. And then the system clock output is started after the elapse of configured warming-up time. It is necessary to set a oscillator to be used for warming-up in the CGOSCCR<WUPSEL1><WUPSEL2> (Note1) and to set a warming-up time in the CGOSCCR<WUODR> before executing the instruction to enter the STOP mode. Note1: For TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG, always set CGOSCCR<WUPSEL1> to "0". Note2: In STOP modes, the PLL is disabled. When returning from STOP mode, configure the warming-up time in consideration of the stability time of the PLL and the internal oscillator. It takes approximately 200µs for the PLL to be stabilized. Note3: It is not necessary to set CGOSCCR<WUEON> , when returning from the low consumption mode that automatic warming-up. Table 5.6 shows whether the warming-up setting of each mode transition is required or not. Table 5.6 Warming-up setting in mode transition | Mode transition | Warming-up setting | |---------------------------|--------------------| | $NORMAL \rightarrow IDLE$ | Not required | | $NORMAL \to STOP$ | Not required | | $IDLE \to NORMAL$ | Not required | | $STOP \to NORMAL$ | Required | ### 5.6.7. Clock Operation in Mode Transition The clock operation in mode transition is described below. ### 5.6.7.1. Transition of Operation Modes: NORMAL $\rightarrow$ STOP $\rightarrow$ NORMAL When returning to the NORMAL mode from the STOP mode, the warming-up is activated automatically. It is necessary to set the warming-up time before entering the STOP mode. Returning to the NORMAL mode by reset does not induce the automatic warming-up. Keep the reset signal asserted until the oscillator operation becomes stable. Figure 5.4 Transition of operation modes: NORMAL $\rightarrow$ STOP $\rightarrow$ NORMAL # 6. Exceptions This chapter describes features, types and handling of exceptions. Exceptions have close relation to the CPU core. Refer to "Arm documentation set for the Arm Cortex-M3 processor" if needed. #### 6.1. Outline The exceptions require to stop executing process and to branch other process on CPU. There are two types of exceptions: those that are generated when some error conditions occur or when an instruction to generate an exception is executed; and those that are generated by hardware, such as an interrupt request signal from the external interrupt pins or peripheral functions. All exceptions are handled by the Nested Vectored Interrupt Controller (NVIC) in the CPU according to the respective priority levels. When an exception occurs, the CPU stores the current state to the stack and branches to the corresponding interrupt service routine. After completion of the interrupt service routine, the state stored to the stack is automatically restored. 74 / 609 ## 6.1.1. Types There are the following types of exceptions. Refer to "Arm documentation set for the Arm Cortex-M3 processor" for details. - RESET - Non-Maskable Interrupt (NMI) - Hard Fault - Memory Management - Bus Fault - Usage Fault - SVCall (Supervisor Call) - Debug Monitor - PendSV - SysTick - External Interrupt ### 6.1.2. Handling Flowchart Figure 6.1 Handling Flowchart 75 / 609 2023-07-31 #### 6.1.2.1. Exception Request and Detection #### (1) Exception Request Occurrence An exception occurs by instruction execution by the CPU, memory accesses, and external interrupts from external interrupt pins or peripheral functions. An exception request occurs when the CPU executes an instruction that causes an exception or when an error condition occurs during instruction execution. An exception request also occurs by an instruction fetch from the Execute Never region or an access violation to the Fault region. An exception request of external interrupts occurs from an external interrupt pins or peripheral functions. When external interrupt pins are used for releasing the low-power consumption mode, the CG must be set properly. For details, refer to "6.4. Interrupts". #### (2) Exception Detection When multiple exceptions occur simultaneously, the CPU takes the exception with the highest priority according to priority setting. Table 6.1 shows the priority of exceptions. "Configurable" means that a priority level to that exception can be set. Memory Management, Bus Fault, and Usage Fault exceptions can be enabled or disabled. When a disabled exception occurs, it is handled as Hard Fault. 76 / 609 Table 6.1 Exception Types and Priority | No. | Exception | Priority | Factor | |---------|------------------------|--------------|--------------------------------------------------------------------------------------------------------------| | 1 | RESET | -3 (highest) | RESET pin, WDT, POR, VLTD, OFD, <sysresetreq></sysresetreq> | | 2 | Non-maskable interrupt | -2 | WDT | | 3 | Hard fault | -1 | Fault that cannot activate because a higher-priority fault is being handled or it is disabled | | 4 | Memory management | Configurable | Exception from the Memory Protection Unit (MPU) (Note1) Instruction fetch from the Execute Never (XN) region | | 5 | Bus fault | Configurable | Access violation to the Hard Fault region of the memory map | | 6 | Usage fault | Configurable | Undefined instruction execution or other faults related to instruction execution | | 7 to 10 | Reserved | - | - | | 11 | SVCall | Configurable | System service call with SVC instruction | | 12 | Debug monitor | Configurable | Debug monitor when the CPU is not faulting | | 13 | Reserved | - | - | | 14 | PendSV | Configurable | Pendable request for system service | | 15 | SysTick | Configurable | Notification from system timer | | 16 to | External interrupt | Configurable | External interrupt pins or peripheral functions (Note2) | Note1: TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG do not contain the MPU. Note2: In each product, external interrupts have deferent sources and numbers. For concrete sources and numbers, refer to "6.4.4. List of Interrupt Sources for Each Product". #### (3) Priority setting #### Priority level The external interrupt priority is set to the interrupt priority register and other exceptions are set to corresponding <PRI n[7:0]> in the system handler priority register. The configuration <PRI\_n[7:0]> can be changed, and the number of bits required for setting the priority varies from 3 bits to 8 bits depending on products. Thus, the range of priority values you can specify is different depending on products. In the case of 8-bit configuration, the priority can be configured in the range from 0 to 255. The highest priority is "0". When multiple factors are set to the same priority, a factor which has the smaller number has the higher priority. Note: The number of bits in which priority level is set in <PRI\_n[7:0]> is 3 with TMPM372FWUG/TMPM374FWUG. #### Priority grouping The priority can be split into groups. By setting the <PRIGROUP[2:0]> of the application interrupt and reset control register, <PRI\_n[7:0]> can be divided into the pre-emption priority and the sub priority. Each priority of exceptions is compared by the pre-emption priority. When each priority is the same, then it is compared with the sub priority. When each sub priority is the same, an exception which has the smaller number has the higher priority. Table 6.2 shows the priority group setting. The pre-emption priority and the sub priority in the table are the number in the case that $\langle PRI \mid n[7:0] \rangle$ is defined as an 8-bit configuration. Number of <PRI\_n[7:0]> <PRIGROUP[2:0]> Number of sub pre-emption setting priorities **Pre-emption field** Sub priority field priorities 000 2 [7:1] [0] 128 001 64 4 [7:2] [1:0] 010 [7:3] [2:0] 32 8 16 011 [7:4] [3:0] 16 100 8 [7:5] [4:0] 32 101 [7:6] 4 64 [5:0] 2 110 [7] 128 [6:0] 111 None [7:0] 256 Table 6.2 Priority Grouping Setting Note: When the configuration of <PRI n[7:0]> is less than 8 bits, the lower bit is "0". For the example, in the case of 3-bit configuration, the priority is set as <PRI\_n[7:5]> and <PRI\_n[4:0]> is "0\_0000". ## 6.1.2.2. Exception Handling and Branch to the Interrupt Service Routine (Pre-emption) When an exception occurs, the CPU suspends the currently executing process and branches to the interrupt service routine. This is called "Pre-emption". #### (1) Stacking Registers When the CPU detects an exception, it pushes the contents of the eight registers to the stack in the following order: - Program Status Register (xPSR) - Program Counter (PC) - Link Register (LR) - r12 - r3 to r0 The SP is decremented by eight words after the completion of the stack push. The following shows the state of the stack after the register contents have been pushed. Figure 6.2 Stack After Completion of Stack Push #### (2) Fetching Interrupt Service Routine The CPU fetches the instruction of interrupt service routine with stacking registers. Prepare a vector table containing the top addresses of interrupt service routines for each exception. After reset, the vector table is located at address 0x0000\_0000 in the Code area. By setting the Vector Table Offset Register, the vector table can be placed at any address in the Code or SRAM space. The vector table should also contain the initial value of the main stack. #### (3) Late-arriving When the CPU detects a higher priority exception before executing the interrupt service routine for a previous exception, the CPU handles the higher priority exception first. This is called "Late-arriving". When a Late-arriving exception causes, the CPU fetches an instruction of the new detecting exception, branches to the corresponding interrupt service routine. But the CPU does not newly push the register contents to the stack. ## (4) Configuration of Vector Table The configuration of vector table is shown in the below. It is necessary to set the first four words (stack top address, reset interrupt service routine's address, NMI interrupt service routine's address, and Hard Fault interrupt service routine's address). Set interrupt service routine's addresses for other exceptions if necessary. **Table 6.3 Configuration of Vector Table** | Offset | Exception | Contents | Setting | |--------------|------------------------------|-------------------------------------|----------| | 0x00 | RESET | Initial value of the main stack | Required | | 0x04 | RESET | Interrupt service routine's address | Required | | 0x08 | Non-Maskable interrupt (NMI) | Interrupt service routine's address | Required | | 0x0C | Hard Fault | Interrupt service routine's address | Required | | 0x10 | Memory Management | Interrupt service routine's address | Option | | 0x14 | Bus Fault | Interrupt service routine's address | Option | | 0x18 | Usage Fault | Interrupt service routine's address | Option | | 0x1C to 0x28 | Reserved | - | - | | 0x2C | SVCall | Interrupt service routine's address | Option | | 0x30 | Debug Monitor | Interrupt service routine's address | Option | | 0x34 | Reserved | - | - | | 0x38 | PendSV | Interrupt service routine's address | Option | | 0x3C | SysTick | Interrupt service routine's address | Option | | 0x40 | External interrupt | Interrupt service routine's address | Option | #### 6.1.2.3. Executing Interrupt Service Routine An interrupt service routine performs necessary processing for the corresponding exception. The interrupt service routines must be prepared by the user. An interrupt service routine may need to include code for clearing the interrupt request so that the same interrupt will not occur again upon return to normal program. For details about interrupt handling, refer to "6.4. Interrupts". When a higher priority exception occurs during interrupt service routine execution for the current exception, the CPU abandons the current executing interrupt service routine and processes an interrupt routine for the newly detected exception. ### 6.1.2.4. Exiting Exception (1) Actions After Returning from Interrupt Service Routine An action is depended on the state after returning from an interrupt service routine. #### Tail-chaining In the case that a stacked exception exists, when there are no pending exceptions or a stacked exception has higher priority than all pending exceptions, the CPU returns to the interrupt service routine of the stacked exception. In this case, the CPU skips restoring registers from stack and storing registers to stack. This is called "Tail-chaining". Returning to Pending Interrupt Service Routine When there are no stacked exceptions or a priority of an pending exception is higher than the stacked exception in spite of existing the stacked exception, the CPU returns to the last pending interrupt service routine. Returning to Previous Program When no stacked or pending exceptions, the CPU returns to the previous program. #### (2) Returning Operation When returning from an interrupt service routine, the CPU executes the following operations: Restoring Registers Restore registers (xPSR, PC, LR, r12, r3 to r0), adjust the SP. Load current active interrupt number Load the current active interrupt number from the stacked xPSR. The CPU uses this interrupt number to control returning to which interrupt. Select SP When returning to an exception (Handler mode), the SP\_main is used as the SP. When returning to the Thread mode, the SP\_main or SP\_process is used as the SP. ## 6.2. RESET Exceptions There are the following six sources for RESET exception. Refer to "6.5.3.3. CGRSTFLG (Reset Flag Register)" of CG register to confirm the source of the RESET. - RESET Exception by RESET Pin A RESET exception occurs after RESET pin changes from "Low" level to "High" level. - RESET Exception by POR The POR has the function which generates RESET exception. Refer to "16. Power-on Reset Circuit (POR)" for details. - RESET Exception by VLTD The VLTD has the function which generates RESET exception. Refer to "17. Voltage Detection Circuit (VLTD)" for details. - RESET Exception by OFD The OFD has the function which generates RESET exception. Refer to "18. Oscillation Frequency Detector Circuit (OFD)" for details. - RESET Exception by WDT The WDT has the function which generates RESET exception. Refer to "19. Watchdog Timer (WDT)" for details. - RESET Exception by <SYSRESETREQ> RESET exception occurs by setting <SYSRESETREQ> in application interrupt and reset control register of the NVIC. # 6.3. SysTick SysTick provides interrupt functions of using the CPU's system timer. When setting a value to SysTick Reload Value Register and SysTick function is enabled by the SysTick Control and Status Register, the timer is loaded with the value set in the Reload Value Register and begins counting down. When the timer counts to "0", a SysTick exception occurs. When pending exceptions, it can be known that the timer counts to "0" by checking a flag. The SysTick Calibration Value Register holds a reload value for counting 10 ms with the system timer. The count clock cycle varies with each product, and so the value set in the SysTick Calibration Value Register also varies with each product. Note: TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG use the clock which is obtained by dividing $f_{OSC}$ (a clock selected by CGOSCCR<OSCSEL>) by 32 as an external reference clock. ## 6.4. Interrupts This section describes routes where a signal travels, sources and required settings of interrupts. #### 6.4.1. Non-Maskable Interrupt (NMI) For sources of non-maskable interrupt, refer to Table 6.4 in "6.4.4. List of Interrupt Sources for Each Product". #### 6.4.2. Maskable Interrupt For sources of maskable interrupt, refer to Table 6.5 in "6.4.4. List of Interrupt Sources for Each Product". ## 6.4.3. Interrupt Request The CPU is notified of interrupt request by the signal from each interrupt source. The CPU sets priority on interrupt, and generates interrupt with the highest priority. ### 6.4.3.1. Interrupt Request Route The interrupt request route is shown in Figure 6.3. The interrupt, of external interrupts, request signal from peripheral functions which is not used for releasing the low-power consumption mode is input to the CPU (route (1)). The interrupt request signal (route (2)) from peripheral functions which is used for releasing the low-power consumption mode is input to the CG, and is input to the CPU via a circuit for releasing the low-power consumption mode in the CG (route (4)). The interrupt, of external interrupts, request signal from external interrupt pins is input to the CG (route (3)). The signal which is not via a circuit for releasing the low-power consumption mode (route (6)) and the signal which is via a circuit for releasing the low-power consumption mode (route (7)) are selected by CGIMCGn<INTmEN>. The selected signal is input to the CPU (route (5)). When an external interrupt pin is used for releasing the low-power consumption mode, route (7) is selected. When not, route (6) is selected. 83 / 609 Note: "n" means a suffix of a register name. "m" means a suffix of a Bit symbol. Figure 6.3 Interrupt Request Route #### 6.4.3.2. Generation of Interrupt Requests An interrupt request is generated from an external interrupt pin or peripheral function assigned as an interrupt source or by setting the NVIC's Interrupt Set-Pending Register. - From External Interrupt Pin - Set the port control register so that the external interrupt pin can be used as an interrupt function. - From peripheral function - Set the peripheral function to make it possible to output interrupt requests. - Refer to the section of each peripheral function for details. - Forced Pending Interrupt - An interrupt request can be generated by setting the corresponding bit of the Interrupt Set-Pending Register. #### 6.4.3.3. Monitoring Interrupt Detection Level The CG has a monitor flag of the interrupt detection level. CGIMCGn<EMSTm[1:0]> is read to monitor an interrupt detection level. Note: "n" means a suffix of a register name. "m" means a suffix of a Bit symbol. ### 6.4.3.4. Transmission of Interrupt Requests The interrupt request which is not used as the source for releasing the low-power consumption mode is directly input to the CPU. The interrupt request from a peripheral functions and/or external interrupt pin which are used as the sources for releasing the low-power consumption mode is input to the CPU via the CG. Therefore, the CG must be set. # 6.4.3.5. Caution when Using External Interrupt Pins When using external interrupt pins, take following notices not to generate unexpected interrupts. When disable input mode in Port function, the signal from an external interrupt pin is "High" level. Also, When no using an external interrupt pin for releasing the low-power consumption mode (route (6) in "Figure 6.3 Interrupt Request Route"), the input signal from an external interrupt pin is directly input to CPU. The CPU recognizes "High" level as an interrupt request. Therefore, an interrupt request occurs when enabling interrupt with disabling input mode. When an external interrupt pin is not used for releasing low-power consumption mode, interrupt must be enabled after enabling input mode while an external interrupt pin is "Low" level. 86 / 609 Note1: For setting Port, refer to "9. Input/output Port". Note2: "n" means a suffix of a register name. "m" means a suffix of a Bit symbol. # 6.4.4. List of Interrupt Sources for Each Product The source of non-maskable interrupt is shown in Table 6.4. Table 6.4 List of Interrupt Source (Non-maskable Interrupt) | Interrupt<br>Number | | NMI Generation factor flag | | |---------------------|--------|----------------------------|------------------------------| | 1 | INTWDT | WDT interrupt | CGNMIFLG <mniflg0></mniflg0> | The sources of maskable interrupts are shown in Table 6.5. Table 6.5 List of Interrupt Source | | Table die Elector interrupt deured | | | | | | |---------------------|------------------------------------|--------------------------------------------------|------------------------------------------------|-------------------------|--------------------------|-------------------------| | Interrupt<br>Number | Interript source | | CG<br>interrupt<br>mode<br>control<br>register | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | | 0 | Reserved | - | | - | - | | | 1 | Reserved | - | | - | - | | | 2 | Reserved | - | | - | - | | | 3 | INT3 | External interrupt pin 3 | CGIMCGA | ✓ | - | - | | 4 | INT4 | External interrupt pin 4 | CGIMCGB | ✓ | ✓ | - | | 5 | INT5 | External interrupt pin 5 | CGIMCGB | ✓ | ✓ | ✓ | | 6 | INTRX0 | SIO/UART ch0 serial reception | | ✓ | ✓ | ✓ | | 7 | INTTX0 | SIO/UART ch0 serial transmission | | ✓ | ✓ | ✓ | | 8 | INTRX1 | SIO/UART ch1 serial reception | | ✓ | ✓ | ✓ | | 9 | INTTX1 | SIO/UART ch1 serial transmission | | ✓ | ✓ | ✓ | | 10 | Reserved | - | | - | - | - | | 11 | INTVCNB | Vector engine interrupt B | | ✓ | ✓ | ✓ | | 12 | Reserved | - | | - | - | - | | 13 | INTEMG1 | PMD ch1 EMG interrupt | | ✓ | ✓ | ✓ | | 14 | Reserved | - | | - | - | - | | 15 | INTOVV1 | PMD ch1 OVV interrupt | | ✓ | ✓ | ✓ | | 16 | Reserved | - | | - | - | - | | 17 | Reserved | - | | - | - | - | | 18 | Reserved | - | | - | - | - | | 19 | INTADBPDB | ADC unit B PMD ch1 trigger conversion completion | | <b>√</b> | <b>√</b> | ✓ | | 20 | INTTB00 | TMRB ch0 compare match 0/overflow | | ✓ | ✓ | ✓ | | 21 | INTTB01 | TMRB ch0 compare match 1 | | ✓ | ✓ | ✓ | | 22 | INTTB10 | TMRB ch1 compare match 0/overflow | | ✓ | ✓ | ✓ | | Interrupt<br>Number | Interriint Source | | CG<br>interrupt<br>mode<br>control<br>register | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | |---------------------|-------------------|-------------------------------------------------------|------------------------------------------------|-------------------------|--------------------------|-------------------------| | 23 | INTTB11 | TMRB ch1 compare match 1 | | ✓ | <b>✓</b> | ✓ | | 24 | INTTB40 | TMRB ch4 compare match 0/overflow | | ✓ | <b>✓</b> | ✓ | | 25 | INTTB41 | TMRB ch4 compare match 1 | | ✓ | <b>✓</b> | ✓ | | 26 | INTTB50 | TMRB ch5 compare match 0/overflow | | <b>✓</b> | <b>√</b> | ✓ | | 27 | INTTB51 | TMRB ch5 compare match 1 | | <b>✓</b> | ✓ | ✓ | | 28 | Reserved | - | | - | - | - | | 29 | INTPMD1 | PMD ch1 PWM interrupt | | ✓ | ✓ | ✓ | | 30 | INTCAP00 | TMRB ch0 input capture 0 | | ✓ | ✓ | ✓ | | 31 | INTCAP01 | TMRB ch0 input capture 1 | | ✓ | - | - | | 32 | INTCAP10 | TMRB ch1 input capture 0 | | ✓ | ✓ | ✓ | | 33 | INTCAP11 | TMRB ch1 input capture 1 | | ✓ | ✓ | - | | 34 | INTCAP40 | TMRB ch4 input capture 0 | | ✓ | ✓ | ✓ | | 35 | INTCAP41 | TMRB ch4 input capture 1 | | ✓ | - | - | | 36 | INTCAP50 | TMRB ch5 input capture 0 | | ✓ | ✓ | ✓ | | 37 | Reserved | - | | - | - | - | | 38 | INT6 | External interrupt pin 6 | CGIMCGB | ✓ | ✓ | ✓ | | 39 | INT7 | External interrupt pin 7 | CGIMCGB | ✓ | ✓ | ✓ | | 40 | INTRX2 | SIO/UART ch2 serial reception | | ✓ | - | - | | 41 | INTTX2 | SIO/UART ch2 serial transmission | | ✓ | - | - | | 42 | Reserved | - | | - | - | - | | 43 | INTADBCPA | ADC unit B conversion monitoring function interrupt A | | <b>√</b> | <b>√</b> | ✓ | | 44 | Reserved | - | | - | - | - | | 45 | INTADBCPB | ADC unit B conversion monitoring function interrupt B | | <b>√</b> | <b>√</b> | ✓ | | 46 | INTTB20 | TMRB ch2 compare match 0/overflow | | ✓ | ✓ | ✓ | | 47 | INTTB21 | TMRB ch2 compare match 1 | | ✓ | <b>√</b> | ✓ | | 48 | INTTB30 | TMRB ch3 compare match 0/overflow | | ✓ | ✓ | ✓ | | 49 | INTTB31 | TMRB ch3 compare match 1 | | ✓ | ✓ | ✓ | | 50 | INTCAP20 | TMRB ch2 input capture 0 | | ✓ | ✓ | ✓ | | 51 | INTCAP21 | TMRB ch2 input capture 1 | | ✓ | ✓ | ✓ | | 52 | INTCAP30 | TMRB ch3 input capture 0 | | ✓ | ✓ | ✓ | | 53 | INTCAP31 | TMRB ch3 input capture 1 | | ✓ | ✓ | ✓ | | 54 | Reserved | - | | - | - | - | | 55 | INTADBSFT | ADC unit B software trigger start | | ✓ | <b>√</b> | ✓ | | Interrupt<br>Number | Interriint source | | CG<br>interrupt<br>mode<br>control<br>register | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | |---------------------|-----------------------|------------------------------------------------|------------------------------------------------|-------------------------|--------------------------|-------------------------| | | conversion completion | | | | | | | 56 | Reserved | - | | - | - | - | | 57 | INTADBTMR | ADC unit B timer trigger conversion completion | | ✓ | <b>✓</b> | ✓ | | 58 | INT8 | External interrupt pin 8 | CGIMCGC | ✓ | - | - | | 59 | Reserved | - | | - | - | - | | 60 | Reserved | - | | - | - | - | | 61 | Reserved | - | | - | - | - | | 62 | Reserved | - | | - | - | - | | 63 | INTENC1 | Encoder input ch1 | | ✓ | ✓ | ✓ | | 64 | INTRX3 | SIO/UART ch3 serial reception | | ✓ | ✓ | ✓ | | 65 | INTTX3 | SIO/UART ch3 serial transmission | | ✓ | ✓ | ✓ | | 66 | INTTB60 | TMRB ch6 compare match 0/overflow | | ✓ | ✓ | ✓ | | 67 | INTTB61 | TMRB ch6 compare match 1 | | ✓ | ✓ | ✓ | | 68 | INTTB70 | TB70 TMRB ch7 compare match 0/overflow | | ✓ | ✓ | ✓ | | 69 | INTTB71 | TMRB ch7 compare match 1 | | ✓ | ✓ | ✓ | | 70 | INTCAP60 | TMRB ch6 input capture 0 | | ✓ | ✓ | ✓ | | 71 | INTCAP61 | TMRB ch6 input capture 1 | | ✓ | ✓ | ✓ | | 72 | INTCAP70 | TMRB ch7 input capture 0 | | ✓ | ✓ | ✓ | | 73 | INTCAP71 | TMRB ch7 input capture 1 | | ✓ | ✓ | ✓ | | 74 | INTC | External interrupt pin C | CGIMCGD | ✓ | ✓ | ✓ | | 75 | INTD | External interrupt pin D | CGIMCGD | ✓ | ✓ | ✓ | | 76 | INTE | External interrupt pin E | CGIMCGD | ✓ | ✓ | ✓ | | 77 | INTF | External interrupt pin F | CGIMCGD | ✓ | ✓ | ✓ | Note: ✓: available, -: N/A #### 6.4.5. Interrupt Detection Level When using an interrupt via the CG, an interrupt detection level is selected from "Low" level, "High" level, rising edge, falling edge or both edges by CG Interrupt Mode Control Register CGIMCGn<EMCGm>. A signal of the detected interrupt is output to the CPU as "High" level signal. An interrupt signal, which is directly input to the CPU, from each peripheral function is output as "High" level pulse. The CPU recognizes "High" level of an interrupt signal as an interrupt source. Note: "n" means a suffix of a register name. "m" means a suffix of a Bit symbol. ### 6.4.5.1. Notice When Releasing Low-power Consumption Mode When an external interrupt is used for releasing low-power consumption mode, the following settings are needed. - Interrupt detection level is set by CGIMCGn<EMCGm>. - CGIMCGn<INTmEN> is set to "1". Note: "n" means a suffix of a register name. "m" means a suffix of a Bit symbol. #### 6.4.6. Handling Method ## 6.4.6.1. Handling Flowchart The outline of handling exceptions and interrupts are shown bellows. In a follow description, means process by hardware, and means process by software. Refer to Processing Description Set the relevant NVIC registers for detecting interrupt requests. Set the CG registers when each interrupt request is used to release low-power consumption mode. Common setting> Setting NVIC registers Setting for detection <Setting to release low-power consumption mode> Setting CG registers Section 6.4.6.2. Setting for generating interrupt requests. Setting depends on interrupt request types. <Setting for external interrupt pins> Setting for generating an interrupt request Setting Port registers <Setting for interrupt requests from peripheral functions> Setting Peripheral function registers (Refer to the section of each peripheral function for Occurring the interrupt The interrupt signal is generated. signal Interrupt request except releasing low-power consumption mode Interrupt request to release low-power consumption mode Detecting the interrupt signal by CG. The The interrupt signal which releases low-power consumption mode is connected to the Section 6.4.6.3 interrupt signal releases low-power consumption mode The CPU detects the interrupt request. When multiple interrupt requests occur simultaneously, the highest priority interrupt request is detected by CPU according to the priority order. Detecting the interrupt Section 6.4.6.4. request by CPU Handling the interrupt CPU handles the interrupt request request by CPU Section 6.4.6.5. Branching to interrupt CPU branches to the interrupt service routine after storing contents of CPUs registers to service routine STACK. Executing interrupt The interrupt service routine is executed. service routine Section 6.4.6.6. Exiting interrupt service The CPU branches to another interrupt service routine or returns to the previous program. routine Figure 6.4 Handling Flowchart #### 6.4.6.2. Preparation When preparing for an interrupt, take an attention to the order of configuration to avoid any unexpected interrupt on the way. Initiating an interrupt or changing its configuration must be implemented in the following order basically. Disable the interrupt by the CPU. Configure from the farthest route from the CPU. Then enable the interrupt by the CPU. To configure the CG, first, configure the condition. Secondly, clear the data related with the interrupt in the CG to avoid any unexpected interrupt and then enable the interrupt. The followings are procedure of interrupt handling and the description for each step. - (1) Disabling CPU's interrupt - (2) Setting the CPU registers for interrupt - (3) Preparation of an interrupt source (1) (Interrupt from external interrupt pins) - (4) Preparation of an interrupt source (2) (Interrupt from peripheral functions) - (5) Preparation of an interrupt source (3) (Interrupt Set-Pending Registers) - (6) Configuring the CG - (7) Enabling CPU's interrupt - (1) Disabling CPU's interrupt To make the CPU not accept any interrupt, write "1" to the corresponding bit of the PRIMASK. All interrupts and exceptions other than non-maskable interrupts and hard faults are masked. Use "MSR" instruction to set this register. Table 6.6 Setting Interrupt Mask Register | | Interrupt mask register | |---------|----------------------------| | PRIMASK | ← "1" (Interrupt disabled) | Note1: PRIMASK register cannot be modified by the user access level. Note2: When PRIMASK is set to "1" and a fault causes, it is handled as a hard fault. 92 / 609 2023-07-31 (2) Setting the CPU registers for interrupt A priority level is set by <PRI\_n[7:5]> in Interrupt Priority Register of the NVIC register. This register is assigned to each interrupt source. The number is depended on each product. When bit width of this register is 8 bits, a priority level can be assigned from 0 to 255. Priority level 0 is the highest priority level. When multiple sources have the same priority, the smallest-numbered interrupt source has the highest priority. A grouping priority is also set by using <PRIGROUP[2:0]> in the Application Interrupt and Reset Control Register. Table 6.7 Setting NVIC registers | | | NVIC registers | |---------------------------------|----------|------------------------------| | <pri_n[7:5]></pri_n[7:5]> | <b>←</b> | Priority | | <prigroup[2:0]></prigroup[2:0]> | ← | Group priority (if required) | Note: "n" means the exception number or interrupt number. The bit width of Interrupt Priority Register is 3 bits on TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG. (3) Preparation of an interrupt source (1) (Interrupt from external interrupt pins) When using an external interrupt pin, configure the setting of corresponding pin. To use as function pin, set PxFRn<PxmFn> to "1". And set PxIE<PxmIE> to "1" to use as input pin. Table 6.8 Setting for External Interrupt Pin | | Port setting registers | |-----------------------|------------------------| | PxFRn <pxmfn></pxmfn> | ← "1" | | PxIE <pxmie></pxmie> | ← "1" | Note1: "x" means the Port number. "m" means the bit number. "n" means the function register number. Note2: In the mode except STOP mode, when enabling input function by PxIE, the input of an external interrupt pin is enabled regardless of setting PxFRn. When setting an external interrupt pin, the unused external interrupt pin must not be enable to input mode. For details, refer to "6.4.3.5. Caution when Using External Interrupt Pins". (4) Preparation of an interrupt source (2) (Interrupt from peripheral functions) When using the interrupt of peripheral functions, setting is depend on peripheral function. Refer to the section of each peripheral function. 93 / 609 (5) Preparation of an interrupt source (3) (Interrupt Set-Pending Registers) When an interrupt is generated by Interrupt Set-Pending Registers, set corresponding bit of it to "1". Table 6.9 Setting for Interrupt Set-Pending Register | | | NVIC register | |---------------------|----------|---------------| | <setpend></setpend> | <b>←</b> | "1" | Note: "<SETPEND>" means the corresponding bit of Interrupt Set-Pending Register. ### (6) CG Setting For an interrupt source to be used for releasing low-power consumption mode, set CGIMCGn<EMCGm[2:0]> of CG to the interrupt detection level. And set CMIMCGn<INTmEN> to low-power consumption mode releasing enabled. Before enabling interrupt, interrupt requests are cleared by CGICRCG beforehand to avoid unexpected interrupt. The held interrupt request can be cleared by writing corresponding value of an external interrupt to CGICRCG. For details, refer to "6.5.3.1. CGICRCG (CG Interrupt Request Clear Register)". Table 6.10 Setting for CG | | | CG registers | |---------------------------|----------|----------------------------------------------------| | CGIMCGn <emcgm></emcgm> | <b>←</b> | Interrupt detection level | | CGICRCG <icrcg></icrcg> | <b>←</b> | Clear the interrupt request | | CGIMCGn <intmen></intmen> | <b>←</b> | "1" (Low-power consumption mode releasing enabled) | 94 / 609 Note: "n" means a suffix of a register name. "m" means a suffix of a Bit symbol. #### (7) Enabling CPU's interrupt Enable the interrupt by the CPU as shown below. The pending interrupt request can be cleared by setting the corresponding bit of interrupt clear-pending register to "1". And interrupt can be enabled by setting the corresponding bit of interrupt set-enable register to "1". These are assigned for each interrupt source bit by bit. However, when an interrupt is generated by interrupt set-pending register, above operation is not required because interrupt source is cleared by setting the corresponding bit of interrupt clear-pending register to "1". At last, PRIMASK is cleared to "0". Table 6.11 Setting Enabling CPU's Interrupt | NVIC registers | |-----------------------------------| | <clrpend> ← "1"</clrpend> | | <setena> ← "1"</setena> | | Interrupt mask register | | PRIMASK ← "0" (Interrupt enabled) | Note1: "<CLRPEND>" means the corresponding bit of interrupt clear-pending register. "<SETENA>" means the corresponding bit of interrupt set-enable register. Note2: PRIMASK register cannot be modified by the user access level. 95 / 609 2023-07-31 #### 6.4.6.3. **Detection (CG)** The signal which is used for releasing low-power consumption mode is generated according to the interrupt detection level set in the CG, and then it is input to the CPU. After the interrupt signal whose interrupt level is rising edge, falling edge or both edges outputs the interrupt signal of "High" level to the CPU from detecting by the CG until clearing the interrupt request by CGICRCG. Therefore, same interrupt occurs again after exiting an interrupt service routine without clearing interrupt request. To avoid generating same interrupt, clear the interrupt request in an interrupt service routine. And "High" level or "Low" level interrupt signal is recognized as no interrupt when the level is changed from the set interrupt detection level. Therefore, the level of interrupt signal must be hold until interrupt detection. ## 6.4.6.4. Detection (CPU) The highest priority interrupt request is detected by the CPU according to the priority order. ## 6.4.6.5. CPU Processing When detecting an interrupt, the CPU stores the contents of xPSR, PC, LR, r12 and r0 to r3 to the stack. Then, the CPU branches to an interrupt service routine. ### 6.4.6.6. Processing in Interrupt Service Routine (Clearing Interrupt Source) An interrupt service routine requires specific programming according to the application to be used. This section describes what is recommended at the interrupt service routine programming and how the interrupt source is cleared. #### (1) Processing in Interrupt Service Routine An interrupt service routine normally stores the content of the required registers to the stack and handles an interrupt processing. The Cortex-M3 core automatically stores the contents of xPSR, PC, LR, r12 and r0 to r3 to the stack. No extra programming is required for them. Store the contents of other registers if needed. Interrupt requests with higher priority and exceptions such as non-maskable interrupt (NMI) are accepted even when an interrupt service routine is being executed. It is recommend that the contents of general-purpose registers that might be rewritten be stored. 96 / 609 #### (2) Clearing an interrupt source An interrupt source is used for releasing low-power consumption mode must be cleared by CGICRCG. When an interrupt detection level of an external interrupt is rising edge, falling edge or both edges, the held interrupt source is cleared by writing CGICRCG to the corresponding value. Therefore, the set interrupt detection level is detected again when it is generated. When an interrupt detection level of an external interrupt is "High" or "Low" level, an interrupt source is kept continuously until an interrupt signal is cleared. Therefore, an interrupt signal must be cleared. The interrupt source from the CG is cleared after clearing an interrupt signal. 97 / 609 # 6.5. Exception/Interrupt-Related Registers # 6.5.1. Register List The following table shows control registers and addresses. # 6.5.1.1. NVIC Registers | Register name | Address (Base+) | |--------------------------------------------------|------------------------| | SysTick Control and Status Register | 0x0010 | | SysTick Reload Value Register | 0x0014 | | SysTick Current Value Register | 0x0018 | | SysTick Calibration Value Register | 0x001C | | Interrupt Set-Enable Register 1 | 0x0100 | | Interrupt Set-Enable Register 2 | 0x0104 | | Interrupt Set-Enable Register 3 | 0x0108 | | Interrupt Clear-Enable Register 1 | 0x0180 | | Interrupt Clear-Enable Register 2 | 0x0184 | | Interrupt Clear-Enable Register 3 | 0x0188 | | Interrupt Set-Pending Register 1 | 0x0200 | | Interrupt Set-Pending Register 2 | 0x0204 | | Interrupt Set-Pending Register 3 | 0x0208 | | Interrupt Clear-Pending Register 1 | 0x0280 | | Interrupt Clear-Pending Register 2 | 0x0284 | | Interrupt Clear-Pending Register 3 | 0x0288 | | Interrupt Priority Register | 0x0400 to 0x0460 | | Vector Table Offset Register | 0x0D08 | | Application Interrupt and Reset Control Register | 0x0D0C | | System Handler Priority Register | 0x0D18, 0x0D1C, 0x0D20 | | System Handler Control and State Register | 0x0D24 | # 6.5.1.2. CG Registers | Register name | Address (Base+) | | |--------------------------------------|-----------------|------------------| | CG Interrupt Request Clear Register | CGICRCG | 0x0014 | | NMI Generation Factor Flag Register | CGNMIFLG | 0x0018 | | Reset Flag Register | CGRSTFLG | 0x001C | | CG Interrupt Mode Control Register A | CGIMCGA | 0x0020 | | CG Interrupt Mode Control Register B | CGIMCGB | 0x0024 | | CG Interrupt Mode Control Register C | CGIMCGC | 0x0028 | | CG Interrupt Mode Control Register D | CGIMCGD | 0x002C | | Reserved | - | 0x0030 to 0x003F | Note: Access to the "Reserved" areas is prohibited. # 6.5.2. NVIC Registers # 6.5.2.1. SysTick Control and Status Register | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |-------------|----|----|----|----|----|-----------|---------|-----------|---| | Bit symbol | - | - | - | - | - | - | - | - | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | Bit symbol | - | - | - | - | - | - | - | COUNTFLAG | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | Bit symbol | - | - | - | = | - | - | - | - | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Bit symbol | - | - | - | - | - | CLKSOURCE | TICKINT | ENABLE | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:17 | - | R | Read as "0". | | 16 | COUNTFLAG | R/W | 0: Timer not counted to "0" 1: Timer counted to "0" When this bit is "1", this indicates that the timer counts to "0" after the last reading. When reading any part of this register, this bit is cleared to "0". | | 15:3 | - | R | Read as "0". | | 2 | CLKSOURCE | R/W | 0: External reference clock (f <sub>OSC</sub> / 32) (Note) 1: CPU clock (fsys) | | 1 | TICKINT | R/W | 0: Do not pend SysTick 1: Pend SysTick | | 0 | ENABLE | R/W | 0: Disabled 1: Enabled When this bit is set to "1", a timer is loaded with the value of SysTick Reload Value Register and starts count down. | Note: TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG uses the clock divided fosc (the clock selected by CGOSCCR<OSCSEL>) by 32 as an external reference clock. Rev.1.3 # 6.5.2.2. SysTick Reload Value Register | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|------|--------|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | | | | REL | OAD | | | | | After reset | | | | Unde | efined | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | REL | OAD | | | | | After reset | | | | Unde | efined | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | REL | OAD | | | | | After reset | | | | Unde | efined | | | | | Bit | Bit Symbol | Туре | Function | |---------------------|--------------|-------|------------------------------------------------------------------------------------------| | 31:24 | - | R | Read as "0". | | 23:0 | RELOAD[23:0] | R/W | Reload value | | 23.0 KELOAD[23.0] | | 17/77 | The value to load to SysTick Current Value Register when the timer counts to "0" is set. | # 6.5.2.3. SysTick Current Value Register | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|------|-------|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | | | | CUR | RENT | | | | | After reset | | | | Unde | fined | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | CURI | RENT | | | | | After reset | | | | Unde | fined | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | CURI | RENT | | | | | After reset | | | | Unde | fined | | | | | Bit | Bit Symbol | Туре | Function | |-------|---------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | - | R | Read as "0". | | | | R | Current SysTick timer value | | 23:0 | CURRENT[23:0] | W | Any value: Clear the Timer The timer is cleared to "0" by writing any value to <currenet[23:0]>. When the timer is cleared to "0", <countflag> of SysTick Control and Status Register is also cleared.</countflag></currenet[23:0]> | # 6.5.2.4. SysTick Calibration Value Register | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|-------|------|----|-----|-----|----|----|----| | Bit symbol | NOREF | SKEW | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | | | | TEN | IMS | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | TEN | IMS | | | | | After reset | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | TEN | IMS | | | | | After reset | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|--------------------------------------------------------------------------------------------------------| | 31 | NOREF | R | 0: Reference clock provided 1: No reference clock | | 30 | SKEW | R | 0: Calibration value is 10ms. 1: Calibration value is not 10ms. | | 29:24 | - | R | Read as "0". | | 23:0 | TENMS[23:0] | R | Calibration value Reload value (0xC35) to use counting for 10ms by an external reference clock. (Note) | Note: When SysTick is used as multi shot, use the value which is subtracted one from <TENMS[23:0]>. ## 6.5.2.5. Interrupt Control Registers Following registers will be used to control each interrupt factor; Interrupt Set-Enable Register, Interrupt Clear-Enable Register, Interrupt Set-Pending Register, and Interrupt Clear-Pending Register. Each bit corresponds to specified interrupt. Note: The interrupt factors varies each products. For details, refer to "6.4.4. List of Interrupt Sources for Each Product". #### (1) Interrupt Set-Enable Register Each bit corresponds to the specified interrupt number. It can enable interrupts and check if interrupts are enabled. Writing "1" to a bit in this register enables the corresponding interrupt. Writing "0" has no effect. Read the enable status of the corresponding interrupts. Writing "1" to a corresponding bit in the Interrupt Clear-Enable Register clears the bit in this register. 103 / 609 # (a) Interrupt Set-Enable Register 1 | Bit | Bit Symbol | After reset | Туре | Function | |-----|-----------------------|-------------|-------|---------------------------| | 31 | SETENA (Interrupt 31) | 0 | | | | 30 | SETENA (Interrupt 30) | 0 | | | | 29 | SETENA (Interrupt 29) | 0 | | | | 28 | - | 0 | | | | 27 | SETENA (Interrupt 27) | 0 | | | | 26 | SETENA (Interrupt 26) | 0 | | | | 25 | SETENA (Interrupt 25) | 0 | | | | 24 | SETENA (Interrupt 24) | 0 | | | | 23 | SETENA (Interrupt 23) | 0 | | | | 22 | SETENA (Interrupt 22) | 0 | | | | 21 | SETENA (Interrupt 21) | 0 | | | | 20 | SETENA (Interrupt 20) | 0 | | | | 19 | SETENA (Interrupt 19) | 0 | | | | 18 | - | 0 | | [Reading] | | 17 | - | 0 | | 0: Interrupt is disabled. | | 16 | - | 0 | R/W | 1: Interrupt is enabled. | | 15 | SETENA (Interrupt 15) | 0 | IK/VV | [writing] (Note) | | 14 | - | 0 | | 0: No effect | | 13 | SETENA (Interrupt 13) | 0 | | 1: Enable interrupt | | 12 | - | 0 | | | | 11 | SETENA (Interrupt 11) | 0 | | | | 10 | - | 0 | | | | 9 | SETENA (Interrupt 9) | 0 | | | | 8 | SETENA (Interrupt 8) | 0 | | | | 7 | SETENA (Interrupt 7) | 0 | | | | 6 | SETENA (Interrupt 6) | 0 | | | | 5 | SETENA (Interrupt 5) | 0 | | | | 4 | SETENA (Interrupt 4) | 0 | | | | 3 | SETENA (Interrupt 3) | 0 | | | | 2 | - | 0 | | | | 1 | - | 0 | | | | 0 | - | 0 | | | # (b) Interrupt Set-Enable Register 2 | Bit | Bit Symbol | After reset | Туре | Function | |-----|-----------------------|-------------|------|---------------------------| | 31 | SETENA (Interrupt 63) | 0 | | | | 30 | - | 0 | | | | 29 | - | 0 | | | | 28 | - | 0 | | | | 27 | - | 0 | | | | 26 | SETENA (Interrupt 58) | 0 | | | | 25 | SETENA (Interrupt 57) | 0 | | | | 24 | - | 0 | | | | 23 | SETENA (Interrupt 55) | 0 | | | | 22 | - | 0 | | | | 21 | SETENA (Interrupt 53) | 0 | | | | 20 | SETENA (Interrupt 52) | 0 | | | | 19 | SETENA (Interrupt 51) | 0 | | | | 18 | SETENA (Interrupt 50) | 0 | | [Reading] | | 17 | SETENA (Interrupt 49) | 0 | | 0: Interrupt is disabled. | | 16 | SETENA (Interrupt 48) | 0 | R/W | 1: Interrupt is enabled. | | 15 | SETENA (Interrupt 47) | 0 | K/VV | [writing] (Note) | | 14 | SETENA (Interrupt 46) | 0 | | 0: No effect | | 13 | SETENA (Interrupt 45) | 0 | | 1: Enable interrupt | | 12 | - | 0 | | | | 11 | SETENA (Interrupt 43) | 0 | | | | 10 | - | 0 | | | | 9 | SETENA (Interrupt 41) | 0 | | | | 8 | SETENA (Interrupt 40) | 0 | | | | 7 | SETENA (Interrupt 39) | 0 | | | | 6 | SETENA (Interrupt 38) | 0 | | | | 5 | - | 0 | | | | 4 | SETENA (Interrupt 36) | 0 | | | | 3 | SETENA (Interrupt 35) | 0 | | | | 2 | SETENA (Interrupt 34) | 0 | | | | 1 | SETENA (Interrupt 33) | 0 | | | | 0 | SETENA (Interrupt 32) | 0 | | | # (c) Interrupt Set-Enable Register 3 | Bit | Bit Symbol | After reset | Туре | Function | |-----|----------------------|-------------|------|---------------------------------------------------------------------------------------------| | 31 | - | 0 | | | | 30 | - | 0 | | | | 29 | - | 0 | | | | 28 | - | 0 | | | | 27 | - | 0 | | | | 26 | - | 0 | | | | 25 | - | 0 | | | | 24 | - | 0 | | | | 23 | - | 0 | | | | 22 | - | 0 | | | | 21 | - | 0 | | [Reading] 0: Interrupt is disabled. 1: Interrupt is enabled. [writing] (Note) 0: No effect | | 20 | - | 0 | | | | 19 | - | 0 | | | | 18 | - | 0 | | | | 17 | - | 0 | R/W | | | 16 | - | 0 | | | | 15 | - | 0 | | | | 14 | - | 0 | | | | 13 | SETENA(Interrupt 77) | 0 | | 1: Enable interrupt | | 12 | SETENA(Interrupt 76) | 0 | | | | 11 | SETENA(Interrupt 75) | 0 | | | | 10 | SETENA(Interrupt 74) | 0 | | | | 9 | SETENA(Interrupt 73) | 0 | | | | 8 | SETENA(Interrupt 72) | 0 | | | | 7 | SETENA(Interrupt 71) | 0 | | | | 6 | SETENA(Interrupt 70) | 0 | | | | 5 | SETENA(Interrupt 69) | 0 | | | | 4 | SETENA(Interrupt 68) | 0 | | | | 3 | SETENA(Interrupt 67) | 0 | | | | 2 | SETENA(Interrupt 66) | 0 | | | | 1 | SETENA(Interrupt 65) | 0 | | | | 0 | SETENA(Interrupt 64) | 0 | | | ## (2) Interrupt Clear-Enable Register Each bit corresponds to the specified interrupt number. It can disable interrupts and check if interrupts are disabled. Writing "1" to a bit in this register disables the corresponding interrupt. Writing "0" has no effect. Read the disable status of the corresponding interrupts. 107 / 609 # (a) Interrupt Clear-Enable Register 1 | Bit | Bit Symbol | After reset | Туре | Function | |-----|-----------------------|-------------|------|------------------------------------------------------------------------------------------------------------------| | 31 | CLRENA (Interrupt 31) | 0 | | | | 30 | CLRENA (Interrupt 30) | 0 | | | | 29 | CLRENA (Interrupt 29) | 0 | | | | 28 | - | 0 | | | | 27 | CLRENA (Interrupt 27) | 0 | | | | 26 | CLRENA (Interrupt 26) | 0 | | | | 25 | CLRENA (Interrupt 25) | 0 | | | | 24 | CLRENA (Interrupt 24) | 0 | | [Reading] 0: Interrupt is disabled. 1: Interrupt is enabled. [writing] (Note) 0: No effect 1: Disable interrupt | | 23 | CLRENA (Interrupt 23) | 0 | | | | 22 | CLRENA (Interrupt 22) | 0 | | | | 21 | CLRENA (Interrupt 21) | 0 | | | | 20 | CLRENA (Interrupt 20) | 0 | | | | 19 | CLRENA (Interrupt 19) | 0 | | | | 18 | - | 0 | | | | 17 | - | 0 | | | | 16 | - | 0 | DAM | | | 15 | CLRENA (Interrupt 15) | 0 | R/W | | | 14 | - | 0 | | | | 13 | CLRENA (Interrupt 13) | 0 | | | | 12 | - | 0 | | | | 11 | CLRENA (Interrupt 11) | 0 | | | | 10 | - | 0 | | | | 9 | CLRENA (Interrupt 9) | 0 | | | | 8 | CLRENA (Interrupt 8) | 0 | | | | 7 | CLRENA (Interrupt 7) | 0 | | | | 6 | CLRENA (Interrupt 6) | 0 | | | | 5 | CLRENA (Interrupt 5) | 0 | | | | 4 | CLRENA (Interrupt 4) | 0 | | | | 3 | CLRENA (Interrupt 3) | 0 | | | | 2 | - | 0 | | | | 1 | - | 0 | | | | 0 | - | 0 | | | ### (b) Interrupt Clear-Enable Register 2 | Bit | Bit Symbol | After reset | Туре | Function | |-----|-----------------------|-------------|--------|---------------------------| | 31 | CLRENA (Interrupt 63) | 0 | | | | 30 | - | 0 | | | | 29 | - | 0 | | | | 28 | - | 0 | | | | 27 | - | 0 | | | | 26 | CLRENA (Interrupt 58) | 0 | | | | 25 | CLRENA (Interrupt 57) | 0 | | | | 24 | - | 0 | | | | 23 | CLRENA (Interrupt 55) | 0 | | | | 22 | - | 0 | | | | 21 | CLRENA (Interrupt 53) | 0 | | | | 20 | CLRENA (Interrupt 52) | 0 | | | | 19 | CLRENA (Interrupt 51) | 0 | | | | 18 | CLRENA (Interrupt 50) | 0 | | [Reading] | | 17 | CLRENA (Interrupt 49) | 0 | | 0: Interrupt is disabled. | | 16 | CLRENA (Interrupt 48) | 0 | D 0.4/ | 1: Interrupt is enabled. | | 15 | CLRENA (Interrupt 47) | 0 | R/W | [writing] (Note) | | 14 | CLRENA (Interrupt 46) | 0 | | 0: No effect | | 13 | CLRENA (Interrupt 45) | 0 | | 1: Disable interrupt | | 12 | - | 0 | | | | 11 | CLRENA (Interrupt 43) | 0 | | | | 10 | - | 0 | | | | 9 | CLRENA (Interrupt 41) | 0 | | | | 8 | CLRENA (Interrupt 40) | 0 | | | | 7 | CLRENA (Interrupt 39) | 0 | | | | 6 | CLRENA (Interrupt 38) | 0 | | | | 5 | - | 0 | | | | 4 | CLRENA (Interrupt 36) | 0 | | | | 3 | CLRENA (Interrupt 35) | 0 | | | | 2 | CLRENA (Interrupt 34) | 0 | | | | 1 | CLRENA (Interrupt 33) | 0 | | | | 0 | CLRENA (Interrupt 32) | 0 | | | ### (c) Interrupt Clear-Enable Register 3 | Bit | Bit Symbol | After reset | Туре | Function | |-----|-----------------------|-------------|-------|---------------------------| | 31 | - | 0 | | | | 30 | - | 0 | | | | 29 | - | 0 | | | | 28 | - | 0 | | | | 27 | - | 0 | | | | 26 | - | 0 | | | | 25 | - | 0 | | | | 24 | - | 0 | | | | 23 | - | 0 | | | | 22 | - | 0 | | | | 21 | - | 0 | | | | 20 | - | 0 | | | | 19 | - | 0 | | | | 18 | - | 0 | | [Reading] | | 17 | - | 0 | | 0: Interrupt is disabled. | | 16 | - | 0 | R/W | 1: Interrupt is enabled. | | 15 | - | 0 | 17/77 | [writing] (Note) | | 14 | - | 0 | | 0: No effect | | 13 | CLRENA (Interrupt 77) | 0 | | 1: Disable interrupt | | 12 | CLRENA (Interrupt 76) | 0 | | | | 11 | CLRENA (Interrupt 75) | 0 | | | | 10 | CLRENA (Interrupt 74) | 0 | | | | 9 | CLRENA (Interrupt 73) | 0 | | | | 8 | CLRENA (Interrupt 72) | 0 | | | | 7 | CLRENA (Interrupt 71) | 0 | | | | 6 | CLRENA (Interrupt 70) | 0 | | | | 5 | CLRENA (Interrupt 69) | 0 | | | | 4 | CLRENA (Interrupt 68) | 0 | | | | 3 | CLRENA (Interrupt 67) | 0 | | | | 2 | CLRENA (Interrupt 66) | 0 | | | | 1 | CLRENA (Interrupt 65) | 0 | | | | 0 | CLRENA (Interrupt 64) | 0 | | | #### (3) Interrupt Set-Pending Register Each bit corresponds to the specified interrupt number. It can force interrupts into the pending state and checks which interrupts are currently pending. Writing "1" to a bit in this register pends the corresponding interrupt. However, writing "1" has no effect on an interrupt that is already pending or is disabled. Writing "0" has no effect. Read the current status of the corresponding interrupts; pending or not. Writing "1" to a corresponding bit in the Interrupt Clear-Pending Register clears the bit in this register. ### (a) Interrupt Set-Pending Register 1 | Bit | Bit Symbol | After reset | Туре | Function | |-----|------------------------|-------------|------|-------------------| | 31 | SETPEND (Interrupt 31) | Undefined | | | | 30 | SETPEND (Interrupt 30) | Undefined | | | | 29 | SETPEND (Interrupt 29) | Undefined | | | | 28 | - | Undefined | | | | 27 | SETPEND (Interrupt 27) | Undefined | | | | 26 | SETPEND (Interrupt 26) | Undefined | | | | 25 | SETPEND (Interrupt 25) | Undefined | | | | 24 | SETPEND (Interrupt 24) | Undefined | | | | 23 | SETPEND (Interrupt 23) | Undefined | | | | 22 | SETPEND (Interrupt 22) | Undefined | | | | 21 | SETPEND (Interrupt 21) | Undefined | | | | 20 | SETPEND (Interrupt 20) | Undefined | | | | 19 | SETPEND (Interrupt 19) | Undefined | | | | 18 | - | Undefined | | [Reading] | | 17 | - | Undefined | | 0: Not pended | | 16 | - | Undefined | DAM | 1: Pended | | 15 | SETPEND (Interrupt 15) | Undefined | R/W | [writing] (Note) | | 14 | - | Undefined | | 0: No effect | | 13 | SETPEND (Interrupt 13) | Undefined | | 1: Pend interrupt | | 12 | - | Undefined | | | | 11 | SETPEND (Interrupt 11) | Undefined | | | | 10 | - | Undefined | | | | 9 | SETPEND (Interrupt 9) | Undefined | | | | 8 | SETPEND (Interrupt 8) | Undefined | | | | 7 | SETPEND (Interrupt 7) | Undefined | | | | 6 | SETPEND (Interrupt 6) | Undefined | | | | 5 | SETPEND (Interrupt 5) | Undefined | | | | 4 | SETPEND (Interrupt 4) | Undefined | | | | 3 | SETPEND (Interrupt 3) | Undefined | | | | 2 | - | Undefined | | | | 1 | - | Undefined | | | | 0 | - | Undefined | | | ### (b) Interrupt Set-Pending Register 2 | Bit | Bit Symbol | After reset | Туре | Function | |-----|------------------------|-------------|---------|-------------------| | 31 | SETPEND (Interrupt 63) | Undefined | | | | 30 | - | Undefined | | | | 29 | - | Undefined | | | | 28 | - | Undefined | | | | 27 | - | Undefined | | | | 26 | SETPEND (Interrupt 58) | Undefined | | | | 25 | SETPEND (Interrupt 57) | Undefined | | | | 24 | - | Undefined | | | | 23 | SETPEND (Interrupt 55) | Undefined | | | | 22 | - | Undefined | | | | 21 | SETPEND (Interrupt 53) | Undefined | | | | 20 | SETPEND (Interrupt 52) | Undefined | | | | 19 | SETPEND (Interrupt 51) | Undefined | | | | 18 | SETPEND (Interrupt 50) | Undefined | | [Reading] | | 17 | SETPEND (Interrupt 49) | Undefined | | 0: Not pended | | 16 | SETPEND (Interrupt 48) | Undefined | R/W | 1: Pended | | 15 | SETPEND (Interrupt 47) | Undefined | 17/ / / | [writing] (Note) | | 14 | SETPEND (Interrupt 46) | Undefined | | 0: No effect | | 13 | SETPEND (Interrupt 45) | Undefined | | 1: Pend interrupt | | 12 | - | Undefined | | | | 11 | SETPEND (Interrupt 43) | Undefined | | | | 10 | - | Undefined | | | | 9 | SETPEND (Interrupt 41) | Undefined | | | | 8 | SETPEND (Interrupt 40) | Undefined | | | | 7 | SETPEND (Interrupt 39) | Undefined | | | | 6 | SETPEND (Interrupt 38) | Undefined | | | | 5 | - | Undefined | | | | 4 | SETPEND (Interrupt 36) | Undefined | | | | 3 | SETPEND (Interrupt 35) | Undefined | | | | 2 | SETPEND (Interrupt 34) | Undefined | | | | 1 | SETPEND (Interrupt 33) | Undefined | | | | 0 | SETPEND (Interrupt 32) | Undefined | | | ### (c) Interrupt Set-Pending Register 3 | Bit | Bit Symbol | After reset | Туре | Function | |-----|------------------------|-------------|------|-------------------| | 31 | - | Undefined | | | | 30 | - | Undefined | | | | 29 | - | Undefined | | | | 28 | - | Undefined | | | | 27 | - | Undefined | | | | 26 | - | Undefined | | | | 25 | - | Undefined | | | | 24 | - | Undefined | | | | 23 | - | Undefined | | | | 22 | - | Undefined | | | | 21 | - | Undefined | | | | 20 | - | Undefined | | | | 19 | - | Undefined | | | | 18 | - | Undefined | | [Reading] | | 17 | - | Undefined | | 0: Not pended | | 16 | - | Undefined | R/W | 1: Pended | | 15 | - | Undefined | R/VV | [writing] (Note) | | 14 | - | Undefined | | 0: No effect | | 13 | SETPEND (Interrupt 77) | Undefined | | 1: Pend interrupt | | 12 | SETPEND (Interrupt 76) | Undefined | | | | 11 | SETPEND (Interrupt 75) | Undefined | | | | 10 | SETPEND (Interrupt 74) | Undefined | | | | 9 | SETPEND (Interrupt 73) | Undefined | | | | 8 | SETPEND (Interrupt 72) | Undefined | | | | 7 | SETPEND (Interrupt 71) | Undefined | | | | 6 | SETPEND (Interrupt 70) | Undefined | | | | 5 | SETPEND (Interrupt 69) | Undefined | | | | 4 | SETPEND (Interrupt 68) | Undefined | | | | 3 | SETPEND (Interrupt 67) | Undefined | | | | 2 | SETPEND (Interrupt 66) | Undefined | | | | 1 | SETPEND (Interrupt 65) | Undefined | | | | 0 | SETPEND (Interrupt 64) | Undefined | | | #### (4) Interrupt Clear-Pending Register Each bit corresponds to the specified interrupt number. It can clear pending interrupts and checks which interrupts are currently pending. Writing "1" to a bit in this register clears the corresponding pending interrupt. However, writing "1" has no effect on an interrupt that is already being serviced. Writing "0" has no effect. Read the current status of the corresponding interrupts; pending or not.. ### (a) Interrupt Clear-Pending Register 1 | Bit | Bit Symbol | After reset | Туре | Function | |-----|------------------------|-------------|------|----------------------------| | 31 | CLRPEND (Interrupt 31) | Undefined | | | | 30 | CLRPEND (Interrupt 30) | Undefined | | | | 29 | CLRPEND (Interrupt 29) | Undefined | | | | 28 | - | Undefined | | | | 27 | CLRPEND (Interrupt 27) | Undefined | | | | 26 | CLRPEND (Interrupt 26) | Undefined | | | | 25 | CLRPEND (Interrupt 25) | Undefined | | | | 24 | CLRPEND (Interrupt 24) | Undefined | | | | 23 | CLRPEND (Interrupt 23) | Undefined | | | | 22 | CLRPEND (Interrupt 22) | Undefined | | | | 21 | CLRPEND (Interrupt 21) | Undefined | | | | 20 | CLRPEND (Interrupt 20) | Undefined | | | | 19 | CLRPEND (Interrupt 19) | Undefined | | | | 18 | - | Undefined | | [Reading] | | 17 | - | Undefined | | 0: Not pended | | 16 | - | Undefined | DAM | 1: Pended | | 15 | CLRPEND (Interrupt 15) | Undefined | R/W | [writing] (Note) | | 14 | - | Undefined | | 0: No effect | | 13 | CLRPEND (Interrupt 13) | Undefined | | 1: Clear pending interrupt | | 12 | - | Undefined | | | | 11 | CLRPEND (Interrupt 11) | Undefined | | | | 10 | - | Undefined | | | | 9 | CLRPEND (Interrupt 9) | Undefined | | | | 8 | CLRPEND (Interrupt 8) | Undefined | | | | 7 | CLRPEND (Interrupt 7) | Undefined | | | | 6 | CLRPEND (Interrupt 6) | Undefined | | | | 5 | CLRPEND (Interrupt 5) | Undefined | | | | 4 | CLRPEND (Interrupt 4) | Undefined | | | | 3 | CLRPEND (Interrupt 3) | Undefined | | | | 2 | - | Undefined | | | | 1 | - | Undefined | | | | 0 | - | Undefined | | | ### (b) Interrupt Clear-Pending Register 2 | Bit | Bit Symbol | After reset | Туре | Function | |-----|------------------------|-------------|------|----------------------------| | 31 | CLRPEND (Interrupt 63) | Undefined | | | | 30 | - | Undefined | | | | 29 | - | Undefined | | | | 28 | - | Undefined | | | | 27 | - | Undefined | | | | 26 | CLRPEND (Interrupt 58) | Undefined | | | | 25 | CLRPEND (Interrupt 57) | Undefined | | | | 24 | - | Undefined | | | | 23 | CLRPEND (Interrupt 55) | Undefined | | | | 22 | - | Undefined | | | | 21 | CLRPEND (Interrupt 53) | Undefined | | | | 20 | CLRPEND (Interrupt 52) | Undefined | | | | 19 | CLRPEND (Interrupt 51) | Undefined | | | | 18 | CLRPEND (Interrupt 50) | Undefined | | [Reading] | | 17 | CLRPEND (Interrupt 49) | Undefined | | 0: Not pended | | 16 | CLRPEND (Interrupt 48) | Undefined | R/W | 1: Pended | | 15 | CLRPEND (Interrupt 47) | Undefined | R/VV | [writing] (Note) | | 14 | CLRPEND (Interrupt 46) | Undefined | | 0: No effect | | 13 | CLRPEND (Interrupt 45) | Undefined | | 1: Clear pending interrupt | | 12 | - | Undefined | | | | 11 | CLRPEND (Interrupt 43) | Undefined | | | | 10 | - | Undefined | | | | 9 | CLRPEND (Interrupt 41) | Undefined | | | | 8 | CLRPEND (Interrupt 40) | Undefined | | | | 7 | CLRPEND (Interrupt 39) | Undefined | | | | 6 | CLRPEND (Interrupt 38) | Undefined | | | | 5 | - | Undefined | | | | 4 | CLRPEND (Interrupt 36) | Undefined | | | | 3 | CLRPEND (Interrupt 35) | Undefined | | | | 2 | CLRPEND (Interrupt 34) | Undefined | | | | 1 | CLRPEND (Interrupt 33) | Undefined | | | | 0 | CLRPEND (Interrupt 32) | Undefined | | | ### (c) Interrupt Clear-Pending Register 3 | Bit | Bit Symbol | After reset | Туре | Function | |-----|------------------------|-------------|-------|----------------------------| | 31 | - | Undefined | | | | 30 | - | Undefined | | | | 29 | - | Undefined | | | | 28 | - | Undefined | | | | 27 | - | Undefined | | | | 26 | - | Undefined | | | | 25 | - | Undefined | | | | 24 | - | Undefined | | | | 23 | - | Undefined | | | | 22 | - | Undefined | | | | 21 | - | Undefined | | | | 20 | - | Undefined | | | | 19 | - | Undefined | | | | 18 | - | Undefined | | [Reading] | | 17 | - | Undefined | | 0: Not pended | | 16 | - | Undefined | R/W | 1: Pended | | 15 | - | Undefined | IX/VV | [writing] (Note) | | 14 | - | Undefined | | 0: No effect | | 13 | CLRPEND (Interrupt 77) | Undefined | | 1: Clear pending interrupt | | 12 | CLRPEND (Interrupt 76) | Undefined | | | | 11 | CLRPEND (Interrupt 75) | Undefined | | | | 10 | CLRPEND (Interrupt 74) | Undefined | | | | 9 | CLRPEND (Interrupt 73) | Undefined | | | | 8 | CLRPEND (Interrupt 72) | Undefined | | | | 7 | CLRPEND (Interrupt 71) | Undefined | | | | 6 | CLRPEND (Interrupt 70) | Undefined | | | | 5 | CLRPEND (Interrupt 69) | Undefined | | | | 4 | CLRPEND (Interrupt 68) | Undefined | | | | 3 | CLRPEND (Interrupt 67) | Undefined | | | | 2 | CLRPEND (Interrupt 66) | Undefined | | | | 1 | CLRPEND (Interrupt 65) | Undefined | | | | 0 | CLRPEND (Interrupt 64) | Undefined | | | #### 6.5.2.6. Interrupt Priority Register Each interrupt is provided with 8 bits of an Interrupt Priority Register. The following shows the addresses of the Interrupt Priority Registers corresponding to interrupt numbers. Table 6.12 Address of Interrupt Priority Register | Address | 31 24 | 23 16 | 15 8 | 7 0 | |------------|--------|--------|--------|--------| | 0xE000E400 | PRI_3 | PRI_2 | PRI_1 | PRI_0 | | 0xE000E404 | PRI_7 | PRI_6 | PRI_5 | PRI_4 | | 0xE000E408 | PRI_11 | PRI_10 | PRI_9 | PRI_8 | | 0xE000E40C | PRI_15 | PRI_14 | PRI_13 | PRI_12 | | 0xE000E410 | PRI_19 | PRI_18 | PRI_17 | PRI_16 | | 0xE000E414 | PRI_23 | PRI_22 | PRI_21 | PRI_20 | | 0xE000E418 | PRI_27 | PRI_26 | PRI_25 | PRI_24 | | 0xE000E41C | PRI_31 | PRI_30 | PRI_29 | PRI_28 | | 0xE000E420 | PRI_35 | PRI_34 | PRI_33 | PRI_32 | | 0xE000E424 | PRI_39 | PRI_38 | PRI_37 | PRI_36 | | 0xE000E428 | PRI_43 | PRI_42 | PRI_41 | PRI_40 | | 0xE000E42C | PRI_47 | PRI_46 | PRI_45 | PRI_44 | | 0xE000E430 | PRI_51 | PRI_50 | PRI_49 | PRI_48 | | 0xE000E434 | PRI_55 | PRI_54 | PRI_53 | PRI_52 | | 0xE000E438 | PRI_59 | PRI_58 | PRI_57 | PRI_56 | | 0xE000E43C | PRI_63 | PRI_62 | PRI_61 | PRI_60 | | 0xE000E440 | PRI_67 | PRI_66 | PRI_65 | PRI_64 | | 0xE000E444 | PRI_71 | PRI_70 | PRI_69 | PRI_68 | | 0xE000E448 | PRI_75 | PRI_74 | PRI_73 | PRI_72 | | 0xE000E44C | - | - | PRI_77 | PRI_76 | Note: The interrupt factors varies each products. For details, refer to "6.4.4. List of Interrupt Sources for Each Product". The number of bits to be used for assigning a priority varies with each product. TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG use 3 bits for assigning a priority. The following shows the fields of the Interrupt Priority Registers for interrupt numbers 0 to 3. The Interrupt Priority Registers for all other interrupt numbers have the identical fields. Unused bits return "0" when read, and writing to unused bits has no effect. Table 6.13 Configuration of Interrupt Priority Register for Interrupt Numbers 0 to 3 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|-------|----|----|----|----|----|----| | Bit symbol | | PRI_3 | | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | | PRI_2 | | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | PRI_1 | | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | PRI_0 | | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|--------------------------------| | 31:29 | PRI_3[2:0] | R/W | Priority of interrupt number 3 | | 28:24 | - | R | Read as "0". | | 23:21 | PRI_2[2:0] | R/W | Priority of interrupt number 2 | | 20:16 | - | R | Read as "0". | | 15:13 | PRI_1[2:0] | R/W | Priority of interrupt number 1 | | 12:8 | - | R | Read as "0". | | 7:5 | PRI_0[2:0] | R/W | Priority of interrupt number 0 | | 4:0 | - | R | Read as "0". | # 6.5.2.7. Vector Table Offset Register | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |-------------|--------|--------|---------|-----|--------|----|----|----|--|--| | Bit symbol | - | - | TBLBASE | | TBLOFF | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | Bit symbol | | TBLOFF | | | | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | Bit symbol | | | | TBL | OFF | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Bit symbol | TBLOFF | - | - | - | - | - | - | - | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bit | Bit Symbol | Туре | Function | |-------|--------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:30 | - | R | Read as "0". | | 29 | TBLBASE | R/W | Table base Specify the memory space assigned vector table. 0: Code space 1: SRAM space | | 28:7 | TBLOFF[24:0] | R/W | Offset value Set the offset value from the top of the space specified in <tblbase>. The offset must be aligned based on the number of exceptions in the table. This means that the minimum alignment is 32 words that interrupts can be used up to 16. For more interrupts, the alignment must be adjusted by rounding up to the next power of two.</tblbase> | | 6:0 | - | R | Read as "0". | ### 6.5.2.8. Application Interrupt and Reset Control Register | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | |-------------|-----------|---------------------|----|----|----|-----------------|-------------------|-----------|--|--|--|--| | Bit symbol | | VECTKEY/VECTKEYSTAT | | | | | | | | | | | | After reset | 0 | 0 0 0 0 0 0 0 | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | Bit symbol | | VECTKEY/VECTKEYSTAT | | | | | | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 0 0 | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | Bit symbol | ENDIANESS | = | = | = | = | | PRIGROUP | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | Bit symbol | - | - | - | - | - | SYSRESET<br>REQ | VECTCLR<br>ACTIVE | VECTRESET | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Bit | Bit Symbol | Туре | Function | |-------|-----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | VECTKEYSTAT<br>[15:0] | R | Register key Read as "0xFA05". | | 31:16 | VECTKEY[15:0] | W | Register key<br><vectkey[15:0]> must be written "0x05FA" when writing Application Interrupt and Reset Control Register.</vectkey[15:0]> | | 15 | ENDIANESS | R/W | Endianness bit (Note1) 0: Little endian 1: Big endian | | 14:11 | - | R | Read as "0". | | 10:8 | PRIGROUP[2:0] | R/W | Interrupt priority grouping 000: Pre-emption priority 7bits, sub priority 1bit 001: Pre-emption priority 6bits, sub priority 2bits 010: Pre-emption priority 5bits, sub priority 3bits 011: Pre-emption priority 4bits, sub priority 4bits 100: Pre-emption priority 3bits, sub priority 5bits 101: Pre-emption priority 2bits, sub priority 6bits 110: Pre-emption priority 1bit, sub priority 7bits 111: Pre-emption priority 0bit, sub priority 8bits The bit configuration to split the interrupt priority register <pri_n> into pre-emption priority and sub priority.</pri_n> | | 7:3 | - | R | Read as "0". | | 2 | SYSRESETREQ | R/W | System reset request CPU outputs SYSRESETREQ signal when setting to "1". (Note2) | | 1 | VECTCLR<br>ACTIVE | R/W | Clear active vector bit 0: Do not clear 1: Clear all information for active NMI, faults, and interrupts. <vectclractive> is cleared by setting to "1". The re-initialization of STACK by application is required.</vectclractive> | | 0 | VECTRESET | R/W | System reset 0: Do not reset system. 1: Reset system. When setting to "1", the internal circuits of the CPU except debug components (FPB, DWT, ITM) are reset and <vectreset> is also cleared to "0".</vectreset> | $Note 1: The\ memory\ format\ of\ TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG\ must\ be\ little\ endian.$ Note2: When SYSRESETREQ signal is output, a warm reset occurs on TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG. <SYSRESETREQ> is cleared to "0" by a warm reset. #### 6.5.2.9. System Handler Priority Register Each exception is provided with 8 bits of a System Handler Priority Register. The following shows the addresses of the System Handler Priority Registers corresponding to each exception Table 6.14 Address of System Handler Priority Register | Address | 31 24 | 23 16 | 15 8 | 7 0 | |------------|---------------------|------------------------|----------------------|---------------------------------| | 0xE000ED18 | PRI_7 | PRI_6<br>(Usage fault) | PRI_5<br>(Bus fault) | PRI_4<br>(Memory<br>management) | | 0xE000ED1C | PRI_11<br>(SVCall) | PRI_10 | PRI_9 | PRI_8 | | 0xE000ED20 | PRI_15<br>(SysTick) | PRI_14<br>(PendSV) | PRI_13 | PRI_12 (Debug monitor) | The number of bits to be used for assigning a priority varies with each product. TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG use 3 bits for assigning a priority. The following shows the fields of the System Handler Priority Registers for Usage fault, Bus fault, and Memory Management. Unused bits return "0" when read, and writing to unused bits has no effect. Table 6.15 Configuration of System Handler Priority Register | | 31 30 29 | | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----------|-------|----|----|----|----|----|----| | Bit symbol | | PRI_7 | | - | - | - | - | - | | After reset | 0 0 0 | | | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | | PRI_6 | | - | - | - | - | - | | After reset | 0 0 0 | | | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | PRI_5 | | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | PRI_4 | | - | - | - | - | - | | After reset | 0 0 0 | | | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-------------------------------| | 31:29 | PRI_7[2:0] | R/W | Reserved | | 28:24 | - | R | Read as "0". | | 23:21 | PRI_6[2:0] | R/W | Priority of Usage fault | | 20:16 | - | R | Read as "0". | | 15:13 | PRI_5[2:0] | R/W | Priority of Bus fault | | 12:8 | - | R | Read as "0". | | 7:5 | PRI_4[2:0] | R/W | Priority of Memory management | | 4:0 | - | R | Read as "0". | # 6.5.2.10. System Handler Control and State Register | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|------------------|--------------------|--------------------|--------------------|-----------------|-----------------|-----------------|-----------------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | USGFAULT<br>ENA | BUSFAULT<br>ENA | MEMFAULT<br>ENA | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | SVCALL<br>PENDED | BUSFAULT<br>PENDED | MEMFAULT<br>PENDED | USGFAULT<br>PENDED | SYSTICKACT | PENDSVACT | - | MONITOR<br>ACT | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | SVCALLACT | - | - | - | USGFAULT<br>ACT | - | BUSFAULT<br>ACT | MEMFAULT<br>ACT | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|--------------|------|-------------------| | 31:19 | - | R | Read as "0". | | | | | Usage fault | | 18 | USGFAULTENA | R/W | 0: Disabled | | | | | 1: Enabled | | | | | Bus fault | | 17 | BUSFAULTENA | R/W | 0: Disabled | | | | | 1: Enabled | | | | | Memory management | | 16 | MEMFAULTENA | R/W | 0: Disabled | | | | | 1: Enabled | | | | | SVCall | | 15 | SVCALLPENDED | R/W | 0: Not pended | | | | | 1: Pended | | | BUSFAULT | | Bus fault | | 14 | PENDED | R/W | 0: Not pended | | | 1 ENDED | | 1: Pended | | | MEMFAULT | | Memory management | | 13 | PENDED | R/W | 0: Not pended | | | 7 211323 | | 1: Pended | | | USGFAULT | | Usage fault | | 12 | PENDED | R/W | 0: Not pended | | | | | 1: Pended | | | | | SysTick | | 11 | SYSTICKACT | R/W | 0: Inactive | | | | | 1: Active | | | | | PendSV | | 10 | PENDSVACT | R/W | 0: Inactive | | | | | 1: Active | | 9 | - | R | Read as "0". | | | | | Debug monitor | | 8 | MONITORACT | R/W | 0: Inactive | | | | | 1: Active | | Bit | Bit Symbol | Туре | Function | |-----|-------------|------|-------------------| | | | | SVCall | | 7 | SVCALLACT | R/W | 0: Inactive | | | | | 1: Active | | 6:4 | - | R | Read as "0". | | | | | Usage fault | | 3 | USGFAULTACT | R/W | 0: Inactive | | | | | 1: Active | | 2 | - | R | Read as "0". | | | | | Bus fault | | 1 | BUSFAULTACT | R/W | 0: Inactive | | | | | 1: Active | | | | | Memory management | | 0 | MEMFAULTACT | R/W | 0: Inactive | | | | | 1: Active | Note: Clearing or setting the active bits requires extreme caution because clearing or setting these bits does not modify stack contents. #### 6.5.3. CG Registers - (1) When using interrupts, be sure to follow the sequence of actions shown below: - (a) When the general purpose port is shared with an external interrupt pin, enable input of interrupt to corresponding general purpose port. - (b) Set the interrupt detection level, etc. at the initializing. - (c) Clear interrupt requests. - (d) Enable interrupts. - (2) Be sure to make each setting while the interrupts are disabled. - (3) External interrupt pins of TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG can be used for releasing low-power consumption mode. Using for releasing low-power consumption mode or not, and interrupt detection level are specified by the CG. - For details, refer to "6.4.3.5. Caution when Using External Interrupt Pins". # 6.5.3.1. CGICRCG (CG Interrupt Request Clear Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|-------|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | | | ICRCG | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | | Function | |------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------| | 31:5 | - | R | Read as "0". | | | 4:0 | ICRCG[4:0] | w | Clear interrupt request 0_0000: Prohibit 0_0001: Prohibit 0_0010: Prohibit 0_0011: INT3 0_0100: INT4 0_0101: INT5 0_0110: INT6 0_0111: INT6 0_0111: INT7 | S 0_1000: INT8 0_1001: Prohibit 0_1010: Prohibit 0_1011: Prohibit 0_1100: INTC 0_1101: INTD 0_1110: INTE 0_1111: INTF | | 4:0 | ICRCG[4:0] | W | 0_0100: INT4<br>0_0101: INT5<br>0_0110: INT6 | O_1100: INTC<br>O_1101: INTD<br>O_1110: INTE | # 6.5.3.2. CGNMIFLG (NMI Generation Factor Flag Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|---------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | - | NMIFLG0 | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | |------|------------|------|------------------------------------------------------------------------|--|--|--| | 31:1 | - | R | ead as "0". | | | | | 0 | NMIFLG0 | R | NMI Generation factor flag 0: Not generated by WDT 1: Generated by WDT | | | | Note: After reading <NMIFLG0>, <NMIFLG0> is cleared to "0" automatically. ### 6.5.3.3. CGRSTFLG (Reset Flag Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|---------|---------|----------|---------|---------|---------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | OFDRSTF | DBGRSTF | VLTDRSTF | WDTRSTF | PINRSTF | PONRSTF | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | Bit | Bit Symbol | Туре | Function | | |------|------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | 31:1 | - | R | Read as "0". | | | 5 | OFDRSTF | R | OFD reset flag 0: RESET is not generated by OFD. 1: RESET is generated by OFD. | | | | | W | 0: Clear <ofdrstf> 1: Don't care</ofdrstf> | | | 4 | DBGRSTF | R | Debug reset flag (Note1) 0: RESET is not generated by <sysresetreq>. 1: RESET is generated by <sysresetreq>.</sysresetreq></sysresetreq> | | | | | W | 0: Clear <dbgrstf> 1: Don't care</dbgrstf> | | | 3 | 3 VLTDRSTF | VLTDRSTF | R | VLTD reset flag 0: RESET is not generated by VLTD. 1: RESET is generated by VLTD. | | | | W | 0: clear <vltdrstf> 1: Don't care</vltdrstf> | | | 2 | WDTRSTF | R | WDT reset flag 0: RESET is not generated by WDT. 1: RESET is generated by WDT. | | | | | W | 0: Clear <wdtrstf> 1: Don't care</wdtrstf> | | | 1 | PINRSTF | R | RESET pin reset flag 0: RESET is not generated by RESET pin. 1: RESET is generated by RESET pin. | | | | | W | 0: Clear <pinrstf> 1: Don't care</pinrstf> | | | 0 | PONRSTF | R | POR reset flag 0: RESET is not generated by POR. 1: RESET is generated by POR. | | | | | W | 0: Clear <ponrstf> 1: Don't care</ponrstf> | | Note1: This flag indicates the RESET generated by setting <SYSRESETREQ> of Application Interrupt and Reset Control Register in the CPU's NVIC. Note2: TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG have the POR. CGRSTFLG is reset by only POR. When turning on a power supply, <PONRSTF> is set. But, <PORRSTF> is not set by the RESET except POR. At this time, the reset flag which is corresponded to reset factor. ### 6.5.3.4. CGIMCGA (CG Interrupt Mode Control Register A) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|-------|----|----|-----|-----------|--------| | Bit symbol | - | | EMCG3 | | EM | ST3 | - | INT3EN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | Undefined | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | Undefined | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | Undefined | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | Undefined | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | - | R | Read as "0". | | 30:28 | EMCG3[2:0] | R/W | Set an interrupt detection level of INT3 for releasing low-power consumption mode. 000: "Low" level 001: "High" level 010: Falling edge 011: Rising edge 100: Both edges Others: Prohibit | | 27:26 | EMST3[1:0]<br>(Note1) | R | Monitor of an interrupt detection level of INT3 when releasing low-power consumption mode. 00: Not detected 01: Detected rising edge 10: Detected falling edge 11: Detected both edges | | 25 | - | R | Read as undefined value. | | 24 | INT3EN<br>(Note2) | R/W | Enable releasing low-power consumption mode by INT3 0: Disabled 1: Enabled | | 23 | - | R | Read as "0". | | 22:20 | 1 | R/W | Write any value. | | 19:18 | - | R | Read as "0". | | 17 | - | R | Read as undefined value. | | 16 | - | R/W | Write as "0". | | 15 | - | R | Read as "0". | | 14:12 | - | R/W | Write any value. | | 11:10 | - | R | Read as "0". | | 9 | - | R | Read as undefined value. | | 8 | - | R/W | Write as "0". | | 7 | - | R | Read as "0". | | 6:4 | - | R/W | Write any value. | | 3:2 | - | R | Read as "0". | | 1 | - | R | Read as undefined value. | | 0 | - | R/W | Write as "0". | Note1: <EMSTm> is effective only when <EMCGm[2:0]> is set to "100" for both edges. The interrupt detection level which is used for releasing low-power consumption mode can be checked by reading <EMSTm>. When an interrupt is cleared by CGICRCG, <EMSTm> is also cleared to "0". Note2:<EMCGm[2:0]> and <INTmEN> are not set simultaneously. After setting <EMCGm[2:0]>, set <INTmEN>. Note3: "m" means a suffix of a Bit symbol. 133 / 609 # 6.5.3.5. CGIMCGB (CG Interrupt Mode Control Register B) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|-------|----|----|-----|-----------|--------| | Bit symbol | - | | EMCG7 | | EM | ST7 | - | INT7EN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | Undefined | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | | EMCG6 | | EM | ST6 | - | INT6EN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | Undefined | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | | EMCG5 | | EM | ST5 | - | INT5EN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | Undefined | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | | EMCG4 | | EM | ST4 | - | INT4EN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | Undefined | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | - | R | Read as "0". | | 30:28 | EMCG7[2:0] | R/W | Set an interrupt detection level of INT7 for releasing low-power consumption mode. 000: "Low" level 001: "High" level 010: Falling edge 011: Rising edge 100: Both edges Others: Prohibit | | 27:26 | EMST7[1:0]<br>(Note1) | R | Monitor of an interrupt detection level of INT7 when releasing low-power consumption mode. 00: Not detected 01: Detected rising edge 10: Detected falling edge 11: Detected both edges | | 25 | - | R | Read as undefined value. | | 24 | INT7EN<br>(Note2) | R/W | Enable releasing low-power consumption mode by INT7 0: Disabled 1: Enabled | | 23 | - | R | Read as "0". | | 22:20 | EMCG6[2:0] | R/W | Set an interrupt detection level of INT6 for releasing low-power consumption mode. 000: "Low" level 001: "High" level 010: Falling edge 011: Rising edge 100: Both edges Others: Prohibit | | 19:18 | EMST6[1:0]<br>(Note1) | R | Monitor of an interrupt detection level of INT6 when releasing low-power consumption mode. 00: Not detected 01: Detected rising edge 10: Detected falling edge 11: Detected both edges | | 17 | - | R | Read as undefined value. | | 16 | INT6EN<br>(Note2) | R/W | Enable releasing low-power consumption mode by INT6 0: Disabled 1: Enabled | | 15 | - | R | Read as "0". | | Bit | Bit Symbol | Туре | Function | |-------|-----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14:12 | EMCG5[2:0] | R/W | Set an interrupt detection level of INT5 for releasing low-power consumption mode. 000: "Low" level 001: "High" level 010: Falling edge 011: Rising edge 100: Both edges Others: Prohibit | | 11:10 | EMST5[1:0]<br>(Note1) | R | Monitor of an interrupt detection level of INT5 when releasing low-power consumption mode. 00: Not detected 01: Detected rising edge/ 10: Detected falling edge 11: Detected both edges | | 9 | - | R | Read as undefined value. | | 8 | INT5EN<br>(Note2) | R/W | Enable releasing low-power consumption mode by INT5 0: Disabled 1: Enabled | | 7 | - | R | Read as "0". | | 6:4 | EMCG4[2:0] | R/W | Set an interrupt detection level of INT4 for releasing low-power consumption mode. 000: "Low" level 001: "High" level 010: Falling edge 011: Rising edge 100: Both edges Others: Prohibit | | 3:2 | EMST4[1:0]<br>(Note1) | R | Monitor of an interrupt detection level of INT4 when releasing low-power consumption mode. 00: Not detected 01: Detected rising edge 10: Detected falling edge 11: Detected both edges | | 1 | - | R | Read as undefined value. | | 0 | INT4EN<br>(Note2) | R/W | Enable releasing low-power consumption mode by INT4 0: Disabled 1: Enabled | Note1: <EMSTm> is effective only when <EMCGm[2:0]> is set to "100" for both edges. The interrupt detection level which is used for releasing low-power consumption mode can be checked by reading <EMSTm>. When an interrupt is cleared by CGICRCG, <EMSTm> is also cleared to "0". Note2:<EMCGm[2:0]> and <INTmEN> are not set simultaneously. After setting <EMCGm[2:0]>, set <INTmEN>. Note3: "m" means a suffix of a Bit symbol. ### 6.5.3.6. CGIMCGC (CG Interrupt Mode Control Register C) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|-----------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | Undefined | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | Undefined | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | Undefined | 0 | | | U | U | U | U | 0 | U | Undenned | U | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | 7 | - | | | | 2 | 1 - | | | Bit | Bit Symbol | Туре | Function | | | | | |-------|-----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 31 | - | R | Read as "0". | | | | | | 30:28 | - | R/W | Write any value. | | | | | | 27:26 | - | R | ad as "0". | | | | | | 25 | - | R | ad as undefined value. | | | | | | 24 | - | R/W | ite as "0". | | | | | | 23 | - | R | ead as "0". | | | | | | 22:20 | - | R/W | ite any value. | | | | | | 19:18 | - | R | ad as "0". | | | | | | 17 | - | R | Read as undefined value. | | | | | | 16 | - | R/W | Write as "0". | | | | | | 15 | - | R | Read as "0". | | | | | | 14:12 | - | R/W | Write any value. | | | | | | 11:10 | - | R | Read as "0". | | | | | | 9 | - | R | Read as undefined value. | | | | | | 8 | - | R/W | Nrite as "0". | | | | | | 7 | - | R | Read as "0". | | | | | | 6:4 | EMCG8[2:0] | R/W | Set an interrupt detection level of INT8 for releasing low-power consumption mode. 000: "Low" level 001: "High" level 010: Falling edge 011: Rising edge 100: Both edges Others: Prohibit | | | | | | 3:2 | EMST8[1:0]<br>(Note1) | R | Monitor of an interrupt detection level of INT8 when releasing low-power consumption mode. 00: Not detected 01: Detected rising edge/ 10: Detected falling edge 11: Detected both edges | | | | | | 1 | - | R | Read as undefined value. | | | | | | 0 | INT8EN<br>(Note2) | R/W | Enable releasing low-power consumption mode by INT8 0: Disabled 1: Enabled | | | | | Note1: <EMSTm> is effective only when <EMCGm[2:0]> is set to "100" for both edges. The interrupt detection level which is used for releasing low-power consumption mode can be checked by reading <EMSTm>. When an interrupt is cleared by CGICRCG, <EMSTm> is also cleared to "0". Note2:<EMCGm[2:0]> and <INTmEN> are not set simultaneously. After setting <EMCGm[2:0]>, set <INTmEN>. Note3: "m" means a suffix of a Bit symbol. # 6.5.3.7. CGIMCGD (CG Interrupt Mode Control Register D) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|-------|----|-----|-----|-----------|--------| | Bit symbol | - | | EMCGF | | EM | STF | - | INTFEN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | Undefined | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | | EMCGE | | EMS | STE | - | INTEEN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | Undefined | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | | EMCGD | | EMS | STD | - | INTDEN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | Undefined | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | | EMCGC | | EMS | STC | - | INTCEN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | Undefined | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | - | R | Read as "0". | | 30:28 | EMCGF[2:0] | R/W | Set an interrupt detection level of INTF for releasing low-power consumption mode. 000: "Low" level 001: "High" level 010: Falling edge 011: Rising edge 100: Both edges Others: Prohibit | | 27:26 | EMSTF[1:0]<br>(Note1) | R | Monitor of an interrupt detection level of INTF when releasing low-power consumption mode. 00: Not detected 01: Detected rising edge/ 10: Detected falling edge 11: Detected both edges | | 25 | - | R | Read as undefined value. | | 24 | INTFEN<br>(Note2) | R/W | Enable releasing low-power consumption mode by INTF 0: Disabled 1: Enabled | | 23 | - | R | Read as "0". | | 22:20 | EMCGE[2:0] | R/W | Set an interrupt detection level of INTE for releasing low-power consumption mode. 000: "Low" level 001: "High" level 010: Falling edge 011: Rising edge 100: Both edges Others: Prohibit | | 19:18 | EMSTE[1:0]<br>(Note1) | R | Monitor of an interrupt detection level of INTE when releasing low-power consumption mode. 00: Not detected 01: Detected rising edge/ 10: Detected falling edge 11: Detected both edges | | 17 | - | R | Read as undefined value. | | 16 | INTEEN<br>(Note2) | R/W | Enable releasing low-power consumption mode by INTE 0: Disabled 1: Enabled | | 15 | - | R | Read as "0". | | Bit | Bit Symbol | Туре | Function | |-------|-----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14:12 | EMCGD[2:0] | R/W | Set an interrupt detection level of INTD for releasing low-power consumption mode. 000: "Low" level 001: "High" level 010: Falling edge 011: Rising edge 100: Both edges Others: Prohibit | | 11:10 | EMSTD[1:0]<br>(Note1) | R | Monitor of an interrupt detection level of INTD when releasing low-power consumption mode. 00: Not detected 01: Detected rising edge/ 10: Detected falling edge 11: Detected both edges | | 9 | - | R | Read as undefined value. | | 8 | INTDEN<br>(Note2) | R/W | Enable releasing low-power consumption mode by INTD 0: Disabled 1: Enabled | | 7 | - | R | Read as "0". | | 6:4 | EMCGC[2:0] | R/W | Set an interrupt detection level of INTC for releasing low-power consumption mode. 000: "Low" level 001: "High" level 010: Falling edge 011: Rising edge 100: Both edges Others: Prohibit | | 3:2 | EMSTC[1:0]<br>(Note1) | R | Monitor of an interrupt detection level of INTC when releasing low-power consumption mode. 00: Not detected 01: Detected rising edge/ 10: Detected falling edge 11: Detected both edges | | 1 | - | R | Read as undefined value. | | 0 | INTCN<br>(Note2) | R/W | Enable releasing low-power consumption mode by INTC 0: Disabled 1: Enabled | Note1: <EMSTm> is effective only when <EMCGm[2:0]> is set to "100" for both edges. The interrupt detection level which is used for releasing low-power consumption mode can be checked by reading <EMSTm>. When an interrupt is cleared by CGICRCG, <EMSTm> is also cleared to "0". Note2:<EMCGm[2:0]> and <INTmEN> are not set simultaneously. After setting <EMCGm[2:0]>, set <INTmEN>. Note3: "m" means a suffix of a Bit symbol. ## 7. Product Information This chapter summarizes information on the number of channels or units, pin information, and other product specific functions about peripheral functions. ### 7.1. Information of Each Peripheral Function #### 7.1.1. Clock/Mode Control (CG) #### 7.1.1.1. Built-in List The following table shows the built-in list for each product. Table 7.1 Built-in List | Product | Available or N/A<br>(√: Available , -: N/A) | |--------------|---------------------------------------------| | TMPM372FWUG | ✓ | | TMPM373FWDUG | ✓ | | TMPM374FWUG | ✓ | #### 7.1.1.2. Base Address Table 7.2 Base Address | Product | Base Address | |--------------|--------------| | TMPM372FWUG | 0x4004_0200 | | TMPM373FWDUG | 0x4004_0200 | | TMPM374FWUG | 0x4004_0200 | ### 7.1.2. Exception #### 7.1.2.1. Built-in List The following table shows the built-in list for each product. Table 7.3 Built-in List | Product | Available or N/A<br>(✓: Available , -: N/A) | |--------------|---------------------------------------------| | TMPM372FWUG | ✓ | | TMPM373FWDUG | ✓ | | TMPM374FWUG | ✓ | #### 7.1.2.2. Base Address Table 7.4 Base Address | Pr | Product | | | | |----------------|---------|-------------|--|--| | TMPM372FWUG | NVIC | 0xE000_E000 | | | | TWPW372FWUG | CG | 0x4004_0200 | | | | TMPM373FWDUG | NVIC | 0xE000_E000 | | | | TWPW373FWD0G | CG | 0x4004_0200 | | | | TMDM274F\A/LIC | NVIC | 0xE000_E000 | | | | TMPM374FWUG | CG | 0x4004_0200 | | | ### 7.1.3. Internal High-speed Oscillation Adjustment Function (TRM) #### 7.1.3.1. Built-in List The following table shows the built-in list for each product. Table 7.5 Built-in List | Product | Available or N/A<br>(✓: Available , -: N/A) | |--------------|---------------------------------------------| | TMPM372FWUG | ✓ | | TMPM373FWDUG | ✓ | | TMPM374FWUG | ✓ | #### 7.1.3.2. Base Address Table 7.6 Base Address | Product | Base Address | |--------------|--------------| | TMPM372FWUG | 0x4004_0300 | | TMPM373FWDUG | 0x4004_0300 | | TMPM374FWUG | 0x4004_0300 | ### 7.1.4. Input/output Port #### 7.1.4.1. Built-in List The following table shows the built-in list for each product. Table 7.7 Built-in List (1/2) | Product | Available or N/A<br>(√: Available , -: N/A) | | | | | | | |--------------|---------------------------------------------|--------|--------|--------|--------|--|--| | 110000 | Port A | Port B | Port D | Port E | Port F | | | | TMPM372FWUG | ✓ | ✓ | ✓ | ✓ | ✓ | | | | TMPM373FWDUG | ✓ | ✓ | ✓ | ✓ | ✓ | | | | TMPM374FWUG | ✓ | ✓ | - | ✓ | ✓ | | | Table 7.8 Built-in List (2/2) | Product | Available or N/A<br>(√: Available , -: N/A) | | | | | | | |--------------|---------------------------------------------|--------|--------|--------|--------|--|--| | rioddol | Port G | Port I | Port J | Port K | Port M | | | | TMPM372FWUG | ✓ | ✓ | ✓ | ✓ | ✓ | | | | TMPM373FWDUG | ✓ | ✓ | ✓ | ✓ | ✓ | | | | TMPM374FWUG | ✓ | ✓ | ✓ | ✓ | ✓ | | | #### 7.1.4.2. Base Address The following table shows the Base Address for each product. Table 7.9 Base Address (1/2) | Draduct | Base Address | | | | | | | | |--------------|--------------|-------------|-------------|-------------|-------------|--|--|--| | Product | Port A | Port B | Port D | Port E | Port F | | | | | TMPM372FWUG | 0x4000_0000 | 0x4000_0040 | 0x4000_00C0 | 0x4000_0100 | 0x4000_0140 | | | | | TMPM373FWDUG | 0x4000_0000 | 0x4000_0040 | 0x4000_00C0 | 0x4000_0100 | 0x4000_0140 | | | | | TMPM374FWUG | 0x4000_0000 | 0x4000_0040 | - | 0x4000_0100 | 0x4000_0140 | | | | Table 7.10 Base Address (2/2) | Draduct | Base Address | | | | | | | | |--------------|--------------|-------------|-------------|-------------|-------------|--|--|--| | Product | Port G | Port I | Port J | Port K | Port M | | | | | TMPM372FWUG | 0x4000_0180 | 0x4000_0200 | 0x4000_0240 | 0x4000_0280 | 0x4000_0300 | | | | | TMPM373FWDUG | 0x4000_0180 | 0x4000_0200 | 0x4000_0240 | 0x4000_0280 | 0x4000_0300 | | | | | TMPM374FWUG | 0x4000_0180 | 0x4000_0200 | 0x4000_0240 | 0x4000_0280 | 0x4000_0300 | | | | 143 / 609 ### 7.1.5. 16-bit Timer/event Counter (TMRB) #### 7.1.5.1. Built-in List The following table shows the built-in list for each product. Table 7.11 Built-in List | Product | Available or N/A (√: Available , -: N/A) | | | | | | | | |--------------|------------------------------------------|-----|-----|-----|-----|-----|-----|-----| | Product | ch0 | ch1 | ch2 | ch3 | ch4 | ch5 | ch6 | ch7 | | TMPM372FWUG | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | TMPM373FWDUG | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | TMPM374FWUG | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | #### 7.1.5.2. Base Address Table 7.12 Base Address (1/2) | Product | Base Address | | | | | |--------------|--------------|-------------|-------------|-------------|--| | | ch0 | ch1 | ch2 | ch3 | | | TMPM372FWUG | 0x4001_0000 | 0x4001_0040 | 0x4001_0080 | 0x4001_00C0 | | | TMPM373FWDUG | 0x4001_0000 | 0x4001_0040 | 0x4001_0080 | 0x4001_00C0 | | | TMPM374FWUG | 0x4001_0000 | 0x4001_0040 | 0x4001_0080 | 0x4001_00C0 | | Table 7.13 Base Address (2/2) | Product | Base Address | | | | | |--------------|--------------|-------------|-------------|-------------|--| | | ch4 | ch5 | ch6 | ch7 | | | TMPM372FWUG | 0x4001_0100 | 0x4001_0140 | 0x4001_0180 | 0x4001_01C0 | | | TMPM373FWDUG | 0x4001_0100 | 0x4001_0140 | 0x4001_0180 | 0x4001_01C0 | | | TMPM374FWUG | 0x4001_0100 | 0x4001_0140 | 0x4001_0180 | 0x4001_01C0 | | ## 7.1.5.3. Function Pins and Ports The port assignment of the function pins is shown below. Table 7.14 Function pins and ports | | | | Port assignment (√: Available, -: N | | e, -: N/A) | |---------|----------------|-----------|-------------------------------------|--------------------------|-------------------------| | Channel | Functional pin | Port name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | | TMRB | TB0IN | PA0 | <b>✓</b> | - | - | | ch0 | TB0OUT | PA1 | <b>√</b> | - | - | | TMRB | TB1IN | PA2 | <b>√</b> | ✓ | - | | ch1 | TB1OUT | PA3 | <b>√</b> | - | - | | TMRB | TB2IN | PE4 | <b>√</b> | ✓ | ✓ | | ch2 | TB2OUT | PE5 | <b>√</b> | - | - | | TMRB | TB3IN | PE6 | <b>√</b> | ✓ | ✓ | | ch3 | TB3OUT | PE7 | <b>√</b> | ✓ | ✓ | | TMRB | TB4IN | PA7 | <b>✓</b> | - | - | | ch4 | TB4OUT | PE3 | <b>√</b> | - | - | | TMRB | TB5IN | - | - | - | - | | ch5 | TB5OUT | - | - | - | - | | TMRB | TB6IN | PA6 | ✓ | ✓ | ✓ | | ch6 | TB6OUT | PA5 | ✓ | ✓ | ✓ | | TMRB | TB7IN | PF0 | ✓ | ✓ | ✓ | | ch7 | TB7OUT | PF1 | ✓ | ✓ | - | # 7.1.5.4. Internal Signal Connection The connection of input/output signals and peripheral functions is shown below. Table 7.15 Connection with Input/output Signals and Peripheral Functions (1/2) | Channel | Signal Name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | |-------------|-------------|-------------------------|--------------------------|-------------------------| | | INTCA00 | CG | CG | CG | | TMDD | INTCAP01 | CG | - | - | | TMRB<br>ch0 | INTTB00 | CG | CG | CG | | CHO | INTTB01 | CG | CG | CG | | | TB0OUT | PORT | - | - | | | INTCA10 | CG | CG | CG | | TMDD | INTCAP11 | CG | CG | - | | TMRB<br>ch1 | INTTB10 | CG | CG | CG | | Cn I | INTTB11 | CG | CG | CG | | | TB1OUT | PORT | - | - | | | INTCA20 | CG | CG | CG | | TMRB | INTCAP21 | CG | CG | CG | | ch2 | INTTB20 | CG | CG | CG | | CHZ | INTTB21 | CG | CG | CG | | | TB2OUT | PORT | - | - | | | INTCA30 | CG | CG | CG | | TMDD | INTCAP31 | CG | CG | CG | | TMRB<br>ch3 | INTTB30 | CG | CG | CG | | CHS | INTTB31 | CG | CG | CG | | | TB3OUT | PORT | PORT | PORT | Table 7.16 Connection with Input/output Signals and Peripheral Functions (2/2) | Channel | Signal Name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | |---------|-------------|--------------------------------|--------------------------|-------------------------| | | INTCA40 | CG | CG | CG | | | INTCAP41 | CG | - | - | | TMRB | INTTB40 | CG | CG | CG | | ch4 | INTTB41 | CG | CG | CG | | GIT | TB4OUT | PORT<br>SIO/UART0<br>SIO/UART1 | SIO/UART0<br>SIO/UART1 | SIO/UART0<br>SIO/UART1 | | | INTCA50 | CG | CG | CG | | | INTCAP51 | - | - | - | | TMRB | INTTB50 | CG | CG | CG | | ch5 | INTTB51 | ADC | ADC | ADC | | | INTIBST | CG | CG | CG | | | TB5OUT | - | - | - | | | INTCA60 | CG | CG | CG | | TMRB | INTCAP61 | CG | CG | CG | | ch6 | INTTB60 | CG | CG | CG | | CHO | INTTB61 | CG | CG | CG | | | TB6OUT | PORT | PORT | PORT | | | INTCA70 | CG | CG | CG | | | INTCAP71 | CG | CG | CG | | TMRB | INTTB70 | CG | CG | CG | | ch7 | INTTB71 | CG | CG | CG | | GII | TB7OUT | PORT<br>SIO/UART2<br>SIO/UART3 | PORT<br>SIO/UART3 | SIO/UART3 | # 7.1.6. Serial Channel (SIO/UART) ## 7.1.6.1. Built-in List The following table shows the built-in list for each product. Table 7.17 Built-in List | Product | Available or N/A (✓: Available , -: N/A) | | | | |--------------|------------------------------------------|-----|-----|-----| | Product | ch0 | ch1 | ch2 | ch3 | | TMPM372FWUG | ✓ | ✓ | ✓ | ✓ | | TMPM373FWDUG | ✓ | ✓ | - | ✓ | | TMPM374FWUG | ✓ | ✓ | - | ✓ | ## 7.1.6.2. Base Address Table 7.18 Base Address | Product | Base Address | | | | |--------------|--------------|-------------|-------------|-------------| | Product | ch0 | ch1 | ch2 | ch3 | | TMPM372FWUG | 0x4002_0080 | 0x4002_00C0 | 0x4002_0100 | 0x4002_0140 | | TMPM373FWDUG | 0x4002_0080 | 0x4002_00C0 | - | 0x4002_0140 | | TMPM374FWUG | 0x4002_0080 | 0x4002_00C0 | - | 0x4002_0140 | ## 7.1.6.3. Function Pins and Ports The port assignment of the function pins is shown below. Table 7.19 Function pins and ports | | | | Port ass | signment (✓: Available | e, -: N/A) | |-----------------|-----------------|-----------|-------------------------|--------------------------|-------------------------| | Channel | Functional pins | Port name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | | LIADT/CIO | TXD0 | PE0 | ✓ | <b>✓</b> | ✓ | | UART/SIO<br>ch0 | RXD0 | PE1 | ✓ | <b>√</b> | ✓ | | CHO | CTS0/SCLK0 | PE2 | ✓ | <b>✓</b> | ✓ | | LIADT/CIO | TXD1 | PA5 | ✓ | <b>√</b> | ✓ | | UART/SIO<br>ch1 | RXD1 | PA6 | ✓ | <b>√</b> | ✓ | | CITI | CTS1/SCLK1 | PA4 | ✓ | <b>√</b> | ✓ | | LIADT/OIO | TXD2 | PD5 | ✓ | - | - | | UART/SIO | RXD2 | PD6 | ✓ | - | - | | ch2 | CTS2/SCLK2 | PD4 | ✓ | - | - | | LIADT/SIC | TXD3 | PF3 | ✓ | ✓ | ✓ | | UART/SIO<br>ch3 | RXD3 | PF4 | ✓ | <b>√</b> | ✓ | | CIIO | CTS3/SCLK3 | PF2 | ✓ | ✓ | ✓ | # 7.1.6.4. Internal Signal Connection The connection of input/output signals and peripheral functions is shown below. Table 7.20 Connection with Input/output Signals and Peripheral Functions | Channel | Signal Name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | | |----------|--------------|-------------------------|--------------------------|-------------------------|--| | SIO/UART | SIOCLK | TMRB ch4 | TMRB ch4 | TMDD ab4 | | | ch0 | in UART mode | TWRB CH4 | TWRB CH4 | TMRB ch4 | | | SIO/UART | SIOCLK | TMDD ab 4 | TMDD ab 4 | TMDD ab 4 | | | ch1 | in UART mode | TMRB ch4 | TMRB ch4 | TMRB ch4 | | | SIO/UART | SIOCLK | TMDD -1-7 | | | | | ch2 | in UART mode | TMRB ch7 | - | - | | | SIO/UART | SIOCLK | TMDD ab 7 | TMDD ab 7 | TMDD ab 7 | | | ch3 | in UART mode | TMRB ch7 | TMRB ch7 | TMRB ch7 | | # 7.1.7. 12-bit analog-to-digital converter (ADC) ## 7.1.7.1. Built-in List The following table shows the built-in list for each product. Table 7.21 Built-in List | Product | Available or N/A (✓: Available , -: N/A) | | | |--------------|------------------------------------------|--------|--| | Product | unit A | unit B | | | TMPM372FWUG | - | ✓ | | | TMPM373FWDUG | - | ✓ | | | TMPM374FWUG | - | ✓ | | ## 7.1.7.2. Base Address Table 7.22 Base Address | Product | Base A | ddress | |--------------|--------|-------------| | Product | unit A | unit B | | TMPM372FWUG | - | 0x4003_0200 | | TMPM373FWDUG | - | 0x4003_0200 | | TMPM374FWUG | - | 0x4003_0200 | ## 7.1.7.3. Function Pins and Ports The port assignment of the function pins is shown below. Table 7.23 Function pins and ports | | | | Port assignment ( <b>√</b> : Availab | | e, -: N/A) | |---------------|-----------------|-----------|--------------------------------------|--------------------------|-------------------------| | Input channel | Functional pins | Port name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | | ch2 | AINB2 | PI3 | ✓ | <b>√</b> | ✓ | | ch3 | AINB3 | PJ0 | ✓ | <b>✓</b> | ✓ | | ch4 | AINB4 | PJ1 | ✓ | - | - | | ch5 | AINB5 | PJ2 | ✓ | - | - | | ch6 | AINB6 | PJ3 | ✓ | - | - | | ch7 | AINB7 | PJ4 | ✓ | - | - | | ch8 | AINB8 | PJ5 | ✓ | <b>✓</b> | - | | ch9 | AINB9 | PJ6 | ✓ | ✓ | ✓ | | ch10 | AINB10 | PJ7 | ✓ | <b>√</b> | ✓ | | ch11 | AINB11 | PK0 | ✓ | <b>√</b> | ✓ | | ch12 | AINB12 | PK1 | ✓ | ✓ | ✓ | # 7.1.7.4. Internal Signal Connection The connection of input/output signals and peripheral functions is shown below. Table 7.24 Connection with Input/output Signals and Peripheral Functions | Unit | Signal Name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | |--------|-------------|-------------------------|--------------------------|-------------------------| | ADC | | | | | | unit A | - | - | - | - | | ADC | INITTDE 4 | TMDD ob5 | TMDD ob5 | TMDD ob5 | | unit B | INTTB51 | TMRB ch5 | TMRB ch5 | TMRB ch5 | Note: For connecting with PMD, refer to "7.1.8.4. Internal Signal Connection". # 7.1.8. Motor Control Circuit (PMD) ## 7.1.8.1. Built-in List The following table shows the built-in list for each product. Table 7.25 Built-in List | Product | Available or N/A (✓: Available , -: N/A) | | | |--------------|------------------------------------------|-----|--| | Product | ch0 | ch1 | | | TMPM372FWUG | - | ✓ | | | TMPM373FWDUG | - | ✓ | | | TMPM374FWUG | - | ✓ | | ## 7.1.8.2. Base Address Table 7.26 Base Address | Product | Base Address | | | |--------------|--------------|-------------|--| | Product | ch0 | ch1 | | | TMPM372FWUG | - | 0x4005_0480 | | | TMPM373FWDUG | - | 0x4005_0480 | | | TMPM374FWUG | - | 0x4005_0480 | | ## 7.1.8.3. Function Pins and Ports The port assignment of the function pins is shown below. **Table 7.27 Function Pins and Ports** | | | | Port ass | signment (√: Available | e, -: N/A) | |---------|-----------------|-----------|-------------------------|--------------------------|-------------------------| | Channel | Functional pins | Port name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | | | UO0 | - | - | - | - | | | VO0 | - | - | - | - | | | WO0 | - | - | - | - | | PMD | XO0 | - | - | - | - | | ch0 | YO0 | - | - | - | - | | | ZO0 | - | - | - | - | | | EMG0 | - | - | - | - | | | OVV0 | - | - | - | - | | | UO1 | PG0 | ✓ | ✓ | ✓ | | | VO1 | PG2 | ✓ | ✓ | ✓ | | | WO1 | PG4 | ✓ | ✓ | ✓ | | PMD | XO1 | PG1 | ✓ | ✓ | ✓ | | ch1 | YO1 | PG3 | ✓ | ✓ | ✓ | | | ZO1 | PG5 | ✓ | ✓ | ✓ | | | EMG1 | PG6 | ✓ | ✓ | ✓ | | | OVV1 | PG7 | ✓ | ✓ | ✓ | # 7.1.8.4. Internal Signal Connection The connection of input/output signals and peripheral functions is shown below. Table 7.28 Connection with Input Signals and Peripheral Functions | Output peripheral function | Signal name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | |----------------------------|-------------|-------------------------|--------------------------|-------------------------| | | VECMPU1 | PMD ch1 | PMD ch1 | PMD ch1 | | | VECMPV1 | PMD ch1 | PMD ch1 | PMD ch1 | | \/F | VECMPW1 | PMD ch1 | PMD ch1 | PMD ch1 | | VE<br>ch1 | VEOUTCR1 | PMD ch1 | PMD ch1 | PMD ch1 | | CITI | VETRGCMP01 | PMD ch1 | PMD ch1 | PMD ch1 | | | VETRGCMP11 | PMD ch1 | PMD ch1 | PMD ch1 | | | VETRGSEL1 | PMD ch1 | PMD ch1 | PMD ch1 | | | ADC monitor | DMD ob1 | DMD ob1 | DMD ab1 | | ADC | signal 0 | PMD ch1 | PMD ch1 | PMD ch1 | | unit B | ADC monitor | PMD ch1 | PMD ch1 | PMD ch1 | | | signal 1 | FIND CITE | FIND CITT | FINID CITI | **Table 7.29 Connection with Output Signals and Peripheral Functions** | Input peripheral function | Signal name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | |---------------------------|-------------|-------------------------|--------------------------|-------------------------| | | PMDTRG0 | ADC unit B | ADC unit B | ADC unit B | | | PMDTRG1 | ADC unit B | ADC unit B | ADC unit B | | ADC | PMDTRG2 | ADC unit B | ADC unit B | ADC unit B | | unit B | PMDTRG3 | ADC unit B | ADC unit B | ADC unit B | | | PMDTRG4 | ADC unit B | ADC unit B | ADC unit B | | | PMDTRG5 | ADC unit B | ADC unit B | ADC unit B | # 7.1.9. Vector Engine (VE) ## 7.1.9.1. Built-in List The following table shows the built-in list for each product. Table 7.30 Built-in List | Product | Available or N/A (✔ | : Available , -: N/A) | |--------------|---------------------|-----------------------| | Product | ch0 | ch1 | | TMPM372FWUG | - | ✓ | | TMPM373FWDUG | - | ✓ | | TMPM374FWUG | - | ✓ | ## 7.1.9.2. Base Address The following table shows the Base Address for each product. Table 7.31 Base Address | Product | Base Address | | | |--------------|--------------|-------------|--| | Product | ch0 | ch1 | | | TMPM372FWUG | - | 0x4005_0000 | | | TMPM373FWDUG | - | 0x4005_0000 | | | TMPM374FWUG | - | 0x4005_0000 | | 155 / 609 # 7.1.9.3. Internal Signal Connection For internal signal connection, refer to "7.1.8.4. Internal Signal Connection". # 7.1.10. Encoder Input Circuit (ENC) ## 7.1.10.1. Built-in List The following table shows the built-in list for each product. Table 7.32 Built-in List | Product | Available or N/A (✔ | : Available , -: N/A) | | |--------------|---------------------|-----------------------|--| | Product | ch0 | ch1 | | | TMPM372FWUG | - | ✓ | | | TMPM373FWDUG | - | ✓ | | | TMPM374FWUG | - | ✓ | | ## 7.1.10.2. Base Address Table 7.33 Base Address | Product | Base Address | | | |--------------|--------------|-------------|--| | Product | ch0 | ch1 | | | TMPM372FWUG | - | 0x4001_0500 | | | TMPM373FWDUG | - | 0x4001_0500 | | | TMPM374FWUG | - | 0x4001_0500 | | ## 7.1.10.3. Function Pins and Ports The port assignment of the function pins is shown below. Table 7.34 Function pins and ports | | | | Port ass | ignment (√: Available | e, -: N/A) | |------------|-----------------|-----------|-------------------------|--------------------------|-------------------------| | Channel | Functional pins | Port name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | | ENC | ENCA0 | - | - | - | - | | ch0 | ENCB0 | - | - | - | - | | CHO | ENCZ0 | - | - | - | - | | ENC | ENCA1 | PF2 | ✓ | <b>✓</b> | ✓ | | ENC<br>ch1 | ENCB1 | PF3 | ✓ | <b>✓</b> | ✓ | | CITI | ENCZ1 | PF4 | ✓ | ✓ | ✓ | # 7.1.11. Voltage Detection circuit (VLTD) ## 7.1.11.1. Built-in List The following table shows the built-in list for each product. Table 7.35 Built-in List | Product | Available or N/A<br>(✓: Available , -: N/A) | |--------------|---------------------------------------------| | TMPM372FWUG | ✓ | | TMPM373FWDUG | ✓ | | TMPM374FWUG | ✓ | ## 7.1.11.2. Base Address Table 7.36 Base Address | Product | Base Address | |--------------|--------------| | TMPM372FWUG | 0x4004_0900 | | TMPM373FWDUG | 0x4004_0900 | | TMPM374FWUG | 0x4004_0900 | # 7.1.12. Frequency detection circuit (OFD) ## 7.1.12.1. Built-in List The following table shows the built-in list for each product. Table 7.37 Built-in List | Product | Available or N/A<br>(√: Available , -: N/A) | |--------------|---------------------------------------------| | TMPM372FWUG | ✓ | | TMPM373FWDUG | ✓ | | TMPM374FWUG | ✓ | ## 7.1.12.2. Base Address Table 7.38 Base Address | Product | Base Address | |--------------|--------------| | TMPM372FWUG | 0x4004_0800 | | TMPM373FWDUG | 0x4004_0800 | | TMPM374FWUG | 0x4004_0800 | # 7.1.13. Watchdog Timer (WDT) ## 7.1.13.1. Built-in List The following table shows the built-in list for each product. Table 7.39 Built-in List | Product | Available or N/A<br>(✓: Available , -: N/A) | |--------------|---------------------------------------------| | TMPM372FWUG | ✓ | | TMPM373FWDUG | ✓ | | TMPM374FWUG | ✓ | ## 7.1.13.2. Base Address The following table shows the Base Address for each product. Table 7.40 Base Address | Product | Base Address | |--------------|--------------| | TMPM372FWUG | 0x4004_0000 | | TMPM373FWDUG | 0x4004_0000 | | TMPM374FWUG | 0x4004_0000 | #### 7.1.13.3. Function Pins and Ports The port assignment of the function pins is shown below. **Table 7.41 Function Pins and Ports** | | Port assignment (√: Available, -: | | e, -: N/A) | | |-----------------|-----------------------------------|-------------------------|--------------------------|-------------------------| | Functional pins | Port name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | | WDTOUT | - | - | - | - | 160 / 609 2023-07-31 ## 7.1.14. Flash memory #### 7.1.14.1. Built-in List The following table shows the built-in list for each product. Table 7.42 Built-in List | Product | Available or N/A<br>(√: Available , -: N/A) | |--------------|---------------------------------------------| | TMPM372FWUG | ✓ | | TMPM373FWDUG | ✓ | | TMPM374FWUG | ✓ | ## 7.1.14.2. Base Address The following table shows the Base Address for each product. Table 7.43 Base Address | Product | Base Address | |--------------|--------------| | TMPM372FWUG | 0x41FF_F000 | | TMPM373FWDUG | 0x41FF_F000 | | TMPM374FWUG | 0x41FF_F000 | ## 7.1.14.3. Flash Memory Block Configuration The following table shows the flash memory block configuration for each product. **Table 7.44 Flash Memory Block Configurations** | Block name | Block size<br>(KB) | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | |------------|--------------------|-------------------------|--------------------------|-------------------------| | Block0 | 64 | ✓ | <b>✓</b> | ✓ | | Block1 | 32 | ✓ | ✓ | ✓ | | Block2 | 16 | ✓ | <b>✓</b> | ✓ | | Block3 | 16 | ✓ | ✓ | ✓ | Note: ✓: With Block,-: No Block #### 7.1.14.4. Macro Code with ID-Read The following table shows the macro codes for each product. Table 7.45 Macro code with ID-Read | Code (ID[7:0]) | TMPM372FWUG | TMPM373FWDUG | TMPM374FWUG | |----------------|-------------|--------------|-------------| | | (LQFP64) | (LQFP48) | (LQFP44) | | Macro code | 0x11 | 0x11 | 0x11 | # 7.1.14.5. Used Resources in Single Boot Mode The following table shows the used resources in single boot mode. Table 7.46 Used Resources in Single Boot Mode | Peripheral functions | Channel | Interface | Pin name | |----------------------|---------|-----------|------------------------------------| | воот | - | - | PF0 (BOOT) | | | | UART mode | PE0 (TXD0)/PE1 (RXD0) | | SIO/UART | ch0 | SIO mode | PE0 (TXD0)/PE1 (RXD0)/PE2 (SCLK0)/ | | | | | PE4 (Handshake signal) | | TMRB | ch0 | - | - | The following table shows the RAM address range which can be transferred by the RAM transfer command for each product. Table 7.47 RAM Address Range | Product name | RAM address range | |--------------|----------------------------| | TMPM372FWUG | | | TMPM373FWDUG | 0x2000_0400 to 0x2000_17FF | | TMPM374FWUG | | # 7.1.15. Protect/Security Function ## 7.1.15.1. Built-in List The following table shows the built-in list for each product. Table 7.48 Built-in List | Product | Available or N/A<br>(√: Available , -: N/A) | |--------------|---------------------------------------------| | TMPM372FWUG | ✓ | | TMPM373FWDUG | ✓ | | TMPM374FWUG | ✓ | ## 7.1.15.2. Base Address Table 7.49 Base Address | Product | Base Address | |--------------|--------------| | TMPM372FWUG | 0x41FF_F000 | | TMPM373FWDUG | 0x41FF_F000 | | TMPM374FWUG | 0x41FF_F000 | # 7.1.16. Debug Interface ## 7.1.16.1. Debug Interface Pin List The debug interface includes a JTAG (TMS, TCK, TDI, TRST) and a serial wire (SWDIO, SWCLK). There are also trace output (TRACEDATA0 to 1), clock output (TRACECLK), and serial wire viewer (SWV). Table 7.50 Debug Interface Pin List | | | Pins (✓: Available , -: N/A) | | | | | | |------------|-----------|------------------------------|--------------------------|-------------------------|--|--|--| | SWJ-DP pin | Port name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | | | | | TMS/SWDIO | PB3 | ✓ | <b>✓</b> | ✓ | | | | | TCK/SWCLK | PB4 | <b>√</b> | <b>√</b> | ✓ | | | | | TDO/SWV | PB5 | <b>√</b> | <b>√</b> | ✓ | | | | | TDI | PB6 | <b>√</b> | <b>√</b> | ✓ | | | | | TRST | PB7 | <b>√</b> | - | - | | | | | TRACECLK | PB0 | <b>√</b> | - | - | | | | | TRACEDATA0 | PB1 | ✓ | - | - | | | | | TRACEDATA1 | PB2 | ✓ | - | - | | | | # 8. Internal High-speed Oscillation Adjustment Function (TRM) TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG have the internal high-speed oscillation adjustment function. Note: This adjustment function is not applicable to the reference clock for OFD. # 8.1. Block Diagram The internal oscillation adjustment function uses the pulse width measurement function of 16-bit timer/event counter (TMRB). Figure 8.1 shows the function configuration. Figure 8.1 Function Block Diagram 165 / 609 # 8.2. Registers # 8.2.1. Register list The control registers and its addresses are as follows. | Register name | Address (Base+) | | |--------------------------------------------|-----------------|--------| | Protect register | TRMOSCPRO | 0x0000 | | Enable register | TRMOSCEN | 0x0004 | | Initial trimming value monitoring register | TRMOSCINIT | 0x0008 | | Trimming value setting register | TRMOSCSET | 0x000C | # 8.2.2. TRMOSCPRO (Protect register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |-------------|---------|----|----|----|----|----|----|----|--| | Bit symbol | - | - | - | - | - | - | - | - | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | Bit symbol | - | - | - | - | - | - | - | - | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | Bit symbol | - | - | - | - | - | - | - | - | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Bit symbol | PROTECT | | | | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | Bit Symbol | Туре | Function | |------|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | - | R | Read as "0". | | 7:0 | PROTECT[7:0] | R/W | Writing register control 0xC1: Enable Other than 0xC1: Disable When <protect[7:0]> is set to "0xC1", TRMOSCEN, TRMOSCINIT and TRMOSCSET are allowed to write.</protect[7:0]> | # 8.2.3. TRMOSCEN (Enable register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|--------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | - | TRIMEN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | - | R | Read as "0". | | 0 | TRIMEN | R/W | Trimming control 0: Disable 1: Enable When <trimen> is set to "1", a trimming value of the internal oscillator is switched from a value of TRMOSCINIT to a value of TRMOSCSET.</trimen> | # 8.2.4. TRMOSCINIT (Initial trimming value monitor register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|-----------|--------|--------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | | | TRIM | INITC | | | | After reset | 0 | 0 | | | Unde | efined | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | TRIMINITF | | | | | After reset | 0 | 0 | 0 | 0 | | Unde | efined | | | Bit | Bit Symbol | Туре | Function | | | |-------|--------------------|------|---------------------------------------------------------------------------------|--|--| | 31:14 | - | R | Read as "0". | | | | 13:8 | TRIMINITC[5:0] R/W | | Initial coarse trimming value Enables to monitor initial coarse trimming value. | | | | 7:4 | - R | | Read as "0". | | | | 3:0 | TRIMINITF[3:0] | R/W | Initial fine trimming value Enables to monitor initial fine trimming value. | | | Note: For details about the specific setting and adjustment value of coarse trimming and fine trimming, refer to "8.3.2. Adjustment range". 8.2.5. TRMOSCSET (Trimming value setting register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----------|------|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | | | TRIM | SETC | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | TRIMSETF | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | |-------|---------------|------|---------------------------------------------------------------|--|--| | 31:14 | - | R | Read as "0". | | | | 13:8 | TRIMSETC[5:0] | R/W | Coarse trimming value setting Sets the coarse trimming value. | | | | 7:4 | - | R | Read as "0". | | | | 3:0 | TRIMSETF[3:0] | R/W | Fine trimming value setting Sets the fine trimming value. | | | Note: For details about the specific setting and adjustment value of coarse trimming and fine trimming, refer to "8.3.2. Adjustment range". # 8.3. Operational Description ## 8.3.1. Outline Oscillation is adjusted using coarse trimming values and fine trimming values. The factory setting value can be checked with TRMOSCINIT<TRIMINITC[5:0]> and <TRIMINITF[3:0]>. When the value changing, set new values in TRMOSCSET<TRIMSETC[5:0]> and <TRIMSETF[3:0]>. By setting TRMOSCEN<TRIMEN> to "1", a setting value of the internal oscillator will be changed. Note: After reset, writing to TRMOSCSET and TRMOSCEN is prohibited. When writing to these bits, TRMOSCPRO<PROTECT[7:0]> must be set to "0xC1". ## 8.3.2. Adjustment range In the coarse trimming, -57.6% to +55.8% adjustment by 1.8%-step is feasible. In the fine trimming, -2.4% to +2.1% adjustment by 0.3%-step is feasible. Table 8.1 shows an adjustment range. Note: Each step value is assumed based on the typical condition. In the coarse trimming, it has $\pm 0.2\%$ margin of error. In the fine trimming, it has $\pm 0.1\%$ margin of error. Coarse trimming Fine trimming Frequency change Frequency change <TRIMSETC[5:0]> <TRIMSETF[3:0]> (typ.) (typ.) 011111 +55.8% 0111 +2.1% 000001 +1.8% 0001 +0.3% 000000 0% 0000 0% -1.8% -0.3% 111111 1111 111110 -3.6% 1110 -0.6% 100000 -57.6% 1000 -2.4% Table 8.1 Adjustment range Rev.1.3 ## 8.3.3. Internal Oscillation Frequency Measurement using TMRB To measure a frequency of high-speed oscillator, the pulse width measurement function of TMRB can be used. First, choose an internal oscillator as a prescaler clock $\Phi$ T0 of TMRB. Second, input a pulse from TBxIN. Third, capture an up-counter value at the rising edge of the pulse using the capture function. Finally, determine the adjustment value using a difference between a frequency of TBxIN calculated with capture value and the actual frequency. 171 / 609 # 9. Input/output Port # 9.1. Outlines It is described about the register and setting of port. A list of the functions is indicated below. | Function<br>Classification | Function | Description | | | |----------------------------|------------------------------------|--------------------------------------------------------------------|--|--| | Port | _ | Programmable pull-up/Programmable pull-down/Open-drain | | | | 1 611 | | output are selectable. | | | | | External Interrupt pin | External interrupt pin has a noise filter (Filter width 30ns typ.) | | | | | 16-bit Timer/Event Counter | TMRB input capture pin, TMRB output pin | | | | | Serial Channel | Transmit pin, Receive pin, Clock pin, | | | | Peripheral | Senai Channei | Hand shake pin | | | | Function pins | 12-bit Analog-to-Digital Convertor | Analog input pin | | | | | Motor Control Circuit | X/Y/Z phase output pins, U/V/W phase output pins, | | | | | Motor Control Circuit | EMG detection input pin, OVV detection input pin | | | | | Encoder Input Circuit | Encoder input pin | | | | | JTAG | Debug pins | | | | Debug pins | SW | Debug pins | | | | | Trace | Debug pins | | | | O a sa tara la misma | High-speed clock | High-speed oscillator connection pin | | | | Control pins | BOOT mode control | BOOT mode control pin | | | # 9.2. Signal Connection list This table is sorted the function pins by the signal name of the block diagram which is described each section. Register setting of the peripherals function is being explained in the port order, so please use for a reverse lookup of port name. The numerical value shows the pin number. Table 9.1 Signal Connection list: SIO/UART | Reference<br>peripheral<br>function<br>chapter | Function pin name | Port<br>name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | |------------------------------------------------|-------------------|--------------|-------------------------|--------------------------|-------------------------| | | RXD0 | PE1 | 24 | 18 | 17 | | | TXD0 | PE0 | 23 | 17 | 16 | | | CTS0/SCLK0 | PE2 | 25 | 19 | 18 | | | RXD1 | PA6 | 60 | 46 | 42 | | | TXD1 | PA5 | 61 | 47 | 43 | | SIO/UART | CTS1/SCLK1 | PA4 | 62 | 48 | 44 | | SIO/UART | RXD2 | PD6 | 3 | - | - | | | TXD2 | PD5 | 2 | - | - | | | CTS2/SCLK2 | PD4 | 1 | - | - | | | RXD3 | PF4 | 29 | 23 | 22 | | | TXD3 | PF3 | 28 | 22 | 21 | | | CTS3/SCLK3 | PF2 | 27 | 21 | 20 | Table 9.2 Signal connection list: TMRB/ADC | Reference<br>peripheral<br>function<br>chapter | Function pin<br>name | Port<br>name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | | |------------------------------------------------|----------------------|--------------|-------------------------|--------------------------|-------------------------|--| | | TB0IN | PA0 | 33 | - | - | | | | TB0OUT | PA1 | 34 | - | - | | | | TB1IN | PA2 | 35 25 | | - | | | | TB1OUT | PA3 | 64 | 64 - | | | | | TB2IN | PE4 | 26 | 20 1 | | | | | TB2OUT | PE5 | 31 | - | - | | | | TB3IN | PE6 | 59 | 45 | 41 | | | TMRB | TB3OUT | PE7 | 58 | 44 | 40 | | | TIVIND | TB4IN | PA7 | 63 | - | - | | | | TB4OUT | PE3 | 32 | - | - | | | | TB5IN | - | - | - | - | | | | TB5OUT | - | - | - | - | | | | TB6IN | PA6 | 60 | 46 | 42 | | | | TB6OUT | PA5 | 61 | 47 | 43 | | | | TB7IN | PF0 | 14 | 12 | 11 | | | | TB7OUT | PF1 | 30 | 24 | - | | | | AINB2 | PI3 | 45 | 35 | 32 | | | | AINB3 | PJ0 | 46 | 36 | 33 | | | | AINB4 | PJ1 | 47 | - | - | | | | AINB5 | PJ2 | 48 | - | - | | | | AINB6 | PJ3 | 49 | - | - | | | ADC | AINB7 | PJ4 | 50 | - | - | | | | AINB8 | PJ5 | 51 | 37 | - | | | | AINB9 | PJ6 | 52 | 38 | 34 | | | | AINB10 | PJ7 | 53 | 39 | 35 | | | | AINB11 | PK0 | 54 | 40 | 36 | | | | AINB12 | PK1 | 55 | 41 | 37 | | Table 9.3 Signal connection list: INT/PMD/ENC | Reference<br>peripheral<br>function<br>chapter | Function pin name | Port<br>name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | |------------------------------------------------|-------------------|--------------|-------------------------|--------------------------|-------------------------| | | INT3 | PA0 | 33 | - | - | | | INT4 | PA2 | 35 | 25 | - | | | INT5 | PE4 | 26 | 20 | 19 | | | INT6 | PE6 | 59 | 45 | 41 | | INT | INT7 | PE7 | 58 | 44 | 40 | | INT | INT8 | PA7 | 63 | - | - | | | INTC | PJ6 | 52 | 38 | 34 | | | INTD | PJ7 | 53 | 39 35 | | | | INTE | PK0 | 54 | 40 | 36 | | | INTF | PK1 | 55 | 41 | 37 | | | UO1 | PG0 | 4 | 2 | 1 | | | XO1 | PG1 | 5 | 3 | 2 | | | VO1 | PG2 | 6 | 4 | 3 | | DMD | YO1 | PG3 | 7 | 5 | 4 | | PMD | WO1 | PG4 | 8 | 6 | 5 | | | ZO1 | PG5 | 9 | 7 | 6 | | | EMG1 | PG6 | 10 | 8 | 7 | | | OVV1 | PG7 | 11 | 9 | 8 | | | ENCA1 | PF2 | 27 | 21 | 20 | | ENC | ENCB1 | PF3 | 28 | 22 | 21 | | | ENCZ1 | PF4 | 29 | 23 | 22 | Table 9.4 Signal connection list: DEBUG/CG/FLASH | Reference<br>peripheral<br>function<br>chapter | Function pin name | Port<br>name | TMPM372FWUG<br>(LQFP64) | TMPM373FWDUG<br>(LQFP48) | TMPM374FWUG<br>(LQFP44) | |------------------------------------------------|-------------------|--------------|-------------------------|--------------------------|-------------------------| | | TMS/SWDIO | PB3 | 22 | 16 | 15 | | | TCK/SWCLK | PB4 | 21 | 15 | 14 | | | TDO/SWV | PB5 | 20 | 14 | 13 | | DEBLIC | TDI | PB6 | 19 | 13 | 12 | | DEBUG | TRST | PB7 | 18 | - | - | | | TRACECLK | PB0 | 15 | - | - | | | TRACEDATA0 | PB1 | 16 | - | - | | | TRACEDATA1 | PB2 | 17 | - | - | | CG | X1 | PM0 | 37 | 27 | 24 | | CG | X2 | PM1 | 39 | 29 | 26 | | FLASH | BOOT | PF0 | 14 | 12 | 11 | # 9.3. Registers The following registers should be set appropriately to use the ports. Each register is 32 bits. The configuration of the register depends on the number of bits of the port and its function assignment. "x" and "n" in the following table show a port name and a function number, respectively. | Register Name | | Type Setting Value | | Description | | | |---------------|-----------------------------|--------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | PxDATA | Data Register | R/W | "0" or "1" | Read from and write to a port. | | | | PxCR | Output Control Register | R/W | 0: Output disabled 1: Output enabled | Output control | | | | PxFRn | Function Register n | R/W | 0: PORT<br>1: Function | Function setting When this register is set to "1", the assigned function becomes available. Each function assigned to a port has its own function register. When multiple functions are assigned to one port, only one function should be enabled. | | | | PxOD | Open-Drain Control Register | R/W | 0: CMOS<br>1: Open-drain | Programmable open-drain control The programmable open-drain is a pseudo open-drain. An output buffer is disabled when the output data is "1", which is set by PxOD = "1" | | | | PxPUP | Pull-up Control Register | R/W | 0: Pull-up disabled<br>1: Pull-up enabled | Programmable pull-up control | | | | PxPDN | Pull-down Control Register | R/W | 0: Pull-down disabled 1: Pull-down enabled | Programmable pull-down control | | | | PxIE | Input Control Register | R/W | 0: Input disabled 1: Input enabled | Input control | | | # 9.3.1. List of Register When the bit which is assigned to no functions is read, "0" is returned. The write to the bit is no meaning. Table 9.5 Register List (1/2) | Register Name | Address<br>(Base+) | Port A | Port B | Port D | Port E | Port F | |-----------------------------|--------------------|--------|--------|--------|--------|--------| | Data Register | 0x0000 | PADATA | PBDATA | PDDATA | PEDATA | PFDATA | | Output Control Register | 0x0004 | PACR | PBCR | PDCR | PECR | PFCR | | Function Register 1 | 0x0008 | PAFR1 | PBFR1 | PDFR1 | PEFR1 | PFFR1 | | Function Register 2 | 0x000C | PAFR2 | - | PDFR2 | PEFR2 | PFFR2 | | Function Register 3 | 0x0010 | - | - | - | - | PFFR3 | | Open-Drain Control Register | 0x0028 | PAOD | PBOD | PDOD | PEOD | PFOD | | Pull-up Control Register | 0x002C | PAPUP | PBPUP | PDPUP | PEPUP | PFPUP | | Pull-down Control Register | 0x0030 | PAPDN | PBPDN | PDPDN | PEPDN | PFPDN | | Input Control Register | 0x0038 | PAIE | PBIE | PDIE | PEIE | PFIE | Note: Do not access the addresses described as "-". Table 9.6 Register List (2/2) | Register Name | Address<br>(Base+) | Port G | Port I | Port J | Port K | Port M | |-----------------------------|--------------------|--------|--------|--------|--------|--------| | Data Register | 0x0000 | PGDATA | PIDATA | PJDATA | PKDATA | PMDATA | | Output Control Register | 0x0004 | PGCR | PICR | PJCR | PKCR | PMCR | | Function Register 1 | 0x0008 | PGFR1 | - | PJFR1 | PKFR1 | - | | Function Register 2 | 0x000C | - | - | - | - | - | | Function Register 3 | 0x0010 | - | - | - | - | - | | Open-Drain Control Register | 0x0028 | PGOD | PIOD | PJOD | PKOD | PMOD | | Pull-up Control Register | 0x002C | PGPUP | PIPUP | PJPUP | PKPUP | PMPUP | | Pull-down Control Register | 0x0030 | PGPDN | PIPDN | PJPDN | PKPDN | PMPDN | | Input Control Register | 0x0038 | PGIE | PIIE | PJIE | PKIE | PMIE | Note: Do not access the addresses described as "-". ## 9.3.2. List of Port Functions and Settings It is explained about viewpoint of a port register setting table. The column of PxFRn shows the function register which should be set. When this register is set to "1", the corresponding function is enabled. ("x" is a port name and "n" is a function number.) The bit which has the N/A in the table returns "0" when it is read. To write to the bit is no meaning. "0" or "1" in the table shows the value which should be set. "0"/"1" means either value can be set. Note: The register value after reset is the initial value before the clock is enabled. #### 9.3.2.1. Setting of using the assigned pin To use the assigned pins as output pins of the peripheral function, set the function register (PxFRn<bit m>=1) for peripheral function and enable output control register (PxCR<bit m>=1), then set the peripheral functions. When output is enabled before setting the function register, the data register value of the port is output until the function register is set. To use the assigned pins as input pins of the peripheral function, set the input control register of the port (PxIE<bit m>=1) and set the function register (PxFRn<bit m>=1) for peripheral function, then set the peripheral functions. To use <u>the assigned pins</u> input/output pins of the peripheral function such as SIO/UART, set the input control register of the port (PxIE<bit m>=1), set the peripheral function (PxFRn<bit m>=1) and set the output control register to output enable (PxCR<bit m>=1), then set the peripheral function. - When multiple functions are assigned to the same pin, please choose only one function for usage. - When same function is assigned to multiple pins, please use the function exclusively. ## 9.3.2.2. PORT A Table 9.7 Port A registers setting | | Reset<br>Function | | PORT | | | Co | ontrol regis | ter | | | |------|-------------------|--------------|------------|--------|------|-------|--------------|-------|-------|------| | PORT | | Input/output | Туре | PADATA | PACR | PAFRn | PAOD | PAPUP | PAPDN | PAIE | | PA0 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | Output Port | Output | T12 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | TB0IN | Input | | 0/1 | 0 | PAFR1 | 0/1 | 0/1 | 0/1 | 1 | | | INT3 | Input | | 0/1 | 0 | PAFR2 | 0/1 | 0/1 | 0/1 | 1 | | PA1 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Input Port | Input | <b>T</b> 0 | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | Output Port | Output | T2 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | TB0OUT | Output | | 0/1 | 1 | PAFR1 | 0/1 | 0/1 | 0/1 | 0 | | PA2 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | Output Port | Output | T12 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | TB1IN | Input | | 0/1 | 0 | PAFR1 | 0/1 | 0/1 | 0/1 | 1 | | | INT4 | Input | | 0/1 | 0 | PAFR2 | 0/1 | 0/1 | 0/1 | 1 | | PA3 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Input Port | Input | To | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | Output Port | Output | T2 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | TB1OUT | Output | | 0/1 | 1 | PAFR1 | 0/1 | 0/1 | 0/1 | 0 | | PA4 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Input Port | Input | Т9 | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | Output Port | Output | | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | CCL K4 | Input | | 0/1 | 0 | PAFR1 | 0/1 | 0/1 | 0/1 | 1 | | | SCLK1 | Output | | 0/1 | 1 | PAFRT | 0/1 | 0/1 | 0/1 | 0 | | | CTS1 | Input | | 0/1 | 0 | PAFR2 | 0/1 | 0/1 | 0/1 | 1 | | PA5 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | Output Port | Output | T13 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | TXD1 | Output | | 0/1 | 1 | PAFR1 | 0/1 | 0/1 | 0/1 | 0 | | | TB6OUT | Output | | 0/1 | 1 | PAFR2 | 0/1 | 0/1 | 0/1 | 0 | | PA6 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | Output Port | Output | T11 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | RXD1 | Input | | 0/1 | 0 | PAFR1 | 0/1 | 0/1 | 0/1 | 1 | | | TB6IN | Input | | 0/1 | 0 | PAFR2 | 0/1 | 0/1 | 0/1 | 1 | | PA7 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | Output Port | Output | T12 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | TB4IN | Input | | 0/1 | 0 | PAFR1 | 0/1 | 0/1 | 0/1 | 1 | | | INT8 | Input | | 0/1 | 0 | PAFR2 | 0/1 | 0/1 | 0/1 | 1 | #### 9.3.2.3. PORT B Table 9.8 Port B registers setting | | Reset | | PORT | Control register | | | | | | | | | |------|----------------------------|--------------|---------|------------------|----------|-------|------|-------|-------|------|--|--| | PORT | Function | Input/output | Туре | PBDATA | PBCR | PBFRn | PBOD | PBPUP | PBPDN | PBIE | | | | PB0 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Input Port | Input | T40 | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | T18 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | TRACECLK | Output | | 0/1 | 1 | PBFR1 | 0 | 0 | 0 | 0 | | | | PB1 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Input Port | Input | T40 | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | T18 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | TRACEDATA0 | Output | | 0/1 | 1 | PBFR1 | 0 | 0 | 0 | 0 | | | | PB2 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Input Port | Input | T40 | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | T18 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | TRACEDATA1 | Output | | 0/1 | 1 | PBFR1 | 0 | 0 | 0 | 0 | | | | PB3 | After reset<br>(TMS/SWDIO) | I/O | | 0 | 1(Note1) | PBFR1 | 0 | 1 | 0 | 1 | | | | | Input Port | Input | Т6 | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | PB4 | After reset<br>(TCK/SWCLK) | Input | | 0 | 0 | PBFR1 | 0 | 0 | 1 | 1 | | | | | Input Port | Input | Т8 | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | PB5 | After reset<br>(TDO/SWV) | Output | | 0 | 1(Note1) | PBFR1 | 0 | 0 | 0 | 0 | | | | | Input Port | Input | T19 | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | PB6 | After reset<br>(TDI) | Input | | 0 | 0 | PBFR1 | 0 | 1 | 0 | 1 | | | | | Input Port | Input | T7 | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | PB7 | After reset (TRST) | Input | T7 | 0 | 0 | PBFR1 | 0 | 1 | 0 | 1 | | | | | Input Port | Input | (Note2) | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | Note1: When receiving the command from TOOL, it becomes output. Note2: A noise filter (30ns typ.) is added. #### 9.3.2.4. PORT D Table 9.9 Port D registers setting | DODT | Reset | In a section of | PORT | Control register | | | | | | | | | |------|-------------|-----------------|------|------------------|------|-------|------|-------|-------|------|--|--| | PORT | Function | Input/output | Type | PDDATA | PDCR | PDFRn | PDOD | PDPUP | PDPDN | PDIE | | | | PD4 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | To | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | SCLK2 | Input | Т9 | 0/1 | 0 | DDED4 | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output | | 0/1 | 1 | PDFR1 | 0/1 | 0/1 | 0/1 | 0 | | | | | CTS2 | Input | | 0/1 | 0 | PDFR2 | 0/1 | 0/1 | 0/1 | 1 | | | | PD5 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Input Port | Input | To | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | T2 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | TXD2 | Output | | 0/1 | 1 | PDFR1 | 0/1 | 0/1 | 0/1 | 0 | | | | PD6 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Input Port | Input | To | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | Т3 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | RXD2 | Input | | 0/1 | 0 | PDFR1 | 0/1 | 0/1 | 0/1 | 1 | | | #### 9.3.2.5. PORT E Table 9.10 Port E registers setting | | Reset | | PORT | | Control register | | | | | | | | | |------|-------------|--------------|------------|--------|------------------|-------|------|-------|-------|------|--|--|--| | PORT | Function | Input/output | Type | PEDATA | PECR | PEFRn | PEOD | PEPUP | PEPDN | PEIE | | | | | PE0 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output Port | Output | T2 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | | TXD0 | Output | | 0/1 | 1 | PEFR1 | 0/1 | 0/1 | 0/1 | 0 | | | | | PE1 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output Port | Output | Т3 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | | RXD0 | Input | | 0/1 | 0 | PEFR1 | 0/1 | 0/1 | 0/1 | 1 | | | | | PE2 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output Port | Output | <b>T</b> 0 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | | 001140 | Input | Т9 | 0/1 | 0 | DEED4 | 0/1 | 0/1 | 0/1 | 1 | | | | | | SCLK0 | Output | | 0/1 | 1 | PEFR1 | 0/1 | 0/1 | 0/1 | 0 | | | | | | CTS0 | Input | | 0/1 | 0 | PEFR2 | 0/1 | 0/1 | 0/1 | 1 | | | | | PE3 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Input Port | Input | To | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output Port | Output | T2 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | | TB4OUT | Output | | 0/1 | 1 | PEFR1 | 0/1 | 0/1 | 0/1 | 0 | | | | | PE4 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output Port | Output | T12 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | | TB2IN | Input | | 0/1 | 0 | PEFR1 | 0/1 | 0/1 | 0/1 | 1 | | | | | | INT5 | Input | | 0/1 | 0 | PEFR2 | 0/1 | 0/1 | 0/1 | 1 | | | | | PE5 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Input Port | Input | T2 | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output Port | Output | 12 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | | TB2OUT | Output | | 0/1 | 1 | PEFR1 | 0/1 | 0/1 | 0/1 | 0 | | | | | PE6 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output Port | Output | T12 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | | TB3IN | Input | | 0/1 | 0 | PEFR1 | 0/1 | 0/1 | 0/1 | 1 | | | | | | INT6 | Input | | 0/1 | 0 | PEFR2 | 0/1 | 0/1 | 0/1 | 1 | | | | | PE7 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output Port | Output | T14 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | | TB3OUT | Output | | 0/1 | 1 | PEFR1 | 0/1 | 0/1 | 0/1 | 0 | | | | | | INT7 | Input | | 0/1 | 0 | PEFR2 | 0/1 | 0/1 | 0/1 | 1 | | | | #### 9.3.2.6. PORT F Table 9.11 Port F registers setting | 2027 | Reset | | PORT | | | Co | ontrol regist | ter | | | |------|----------------------------|--------------|------------|--------|------|-------|---------------|-------|-------|------| | PORT | Function | Input/output | Type | PFDATA | PFCR | PFFRn | PFOD | PFPUP | PFPDN | PFIE | | PF0 | During reset (BOOT) (Note) | Input | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Input Port | Input | T20 | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | Output Port | Output | | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | TB7IN | Input | | 0/1 | 0 | PFFR1 | 0/1 | 0/1 | 0/1 | 1 | | PF1 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Input Port | Input | <b>T</b> 0 | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | Output Port | Output | T2 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | TB7OUT | Output | | 0/1 | 1 | PFFR1 | 0/1 | 0/1 | 0/1 | 0 | | PF2 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | Output Port | Output | | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | ENCA1 | Input | T15 | 0/1 | 0 | PFFR1 | 0/1 | 0/1 | 0/1 | 1 | | | 00110 | Input | | 0/1 | 0 | DEEDO | 0/1 | 0/1 | 0/1 | 1 | | | SCLK3 | Output | | 0/1 | 1 | PFFR2 | 0/1 | 0/1 | 0/1 | 0 | | | CTS3 | Input | | 0/1 | 0 | PFFR3 | 0/1 | 0/1 | 0/1 | 1 | | PF3 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | Output Port | Output | T10 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | ENCB1 | Input | | 0/1 | 0 | PFFR1 | 0/1 | 0/1 | 0/1 | 1 | | | TXD3 | Output | | 0/1 | 1 | PFFR2 | 0/1 | 0/1 | 0/1 | 0 | | PF4 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | Output Port | Output | T11 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | ENCZ1 | Input | | 0/1 | 0 | PFFR1 | 0/1 | 0/1 | 0/1 | 1 | | | RXD3 | Input | | 0/1 | 0 | PFFR2 | 0/1 | 0/1 | 0/1 | 1 | Note: PFPUP is enabled during reset by the reset pin ( $\overline{RESET}$ ). PFIE is "0", but $\overline{BOOT}$ signal can be input. #### 9.3.2.7. PORT G Table 9.12 Port G registers setting | | Reset | | PORT | Control register | | | | | | | | | |------|-------------|--------------|------------|------------------|------|-------|------|-------|-------|------|--|--| | PORT | Function | Input/output | Type | PGDATA | PGCR | PGFRn | PGOD | PGPUP | PGPDN | PGIE | | | | PG0 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | T1 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | UO1 | Output | | 0/1 | 1 | PGFR1 | 0/1 | 0/1 | 0/1 | 0 | | | | PG1 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Input Port | Input | <b>T</b> 4 | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | T1 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | XO1 | Output | | 0/1 | 1 | PGFR1 | 0/1 | 0/1 | 0/1 | 0 | | | | PG2 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Input Port | Input | <b>T</b> 4 | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | T1 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | ı | VO1 | Output | | 0/1 | 1 | PGFR1 | 0/1 | 0/1 | 0/1 | 0 | | | | PG3 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Input Port | Input | <b>T</b> 4 | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | T1 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | YO1 | Output | | 0/1 | 1 | PGFR1 | 0/1 | 0/1 | 0/1 | 0 | | | | PG4 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Input Port | Input | T4 | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | T1 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | WO1 | Output | | 0/1 | 1 | PGFR1 | 0/1 | 0/1 | 0/1 | 0 | | | | PG5 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Input Port | Input | T1 | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | 11 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | ZO1 | Output | | 0/1 | 1 | PGFR1 | 0/1 | 0/1 | 0/1 | 0 | | | | PG6 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Input Port | Input | Т3 | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | 13 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | EMG1 | Input | | 0/1 | 0 | PGFR1 | 0/1 | 0/1 | 0/1 | 1 | | | | PG7 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Input Port | Input | To | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | Т3 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | OVV1 | Input | | 0/1 | 0 | PGFR1 | 0/1 | 0/1 | 0/1 | 1 | | | #### 9.3.2.8. PORT I Table 9.13 Port I registers setting | DODT | Reset | Input/output | PORT | Control register | | | | | | | | | |------|-------------|--------------|------|------------------|------|-------|------|-------|-------|------|--|--| | PORT | Function | input/output | Type | PIDATA | PICR | PIFRn | PIOD | PIPUP | PIPDN | PIIE | | | | PI3 | After reset | | | 0 | 0 | N/A | 0 | 0 | 0 | 0 | | | | | Input Port | Input | T40 | 0/1 | 0 | N/A | 0/1 | 0/1 | 0/1 | 1 | | | | | Output Port | Output | T16 | 0/1 | 1 | N/A | 0/1 | 0/1 | 0/1 | 0 | | | | | AINB2 | Input | | 0/1 | 0 | N/A | 0/1 | 0 | 0 | 0 | | | #### 9.3.2.9. PORT J Table 9.14 Port J registers setting | | Reset | | PORT | PORT Control register | | | | | | | | | | |------|-------------|--------------|----------|-----------------------|------|-------|------|-------|-------|------|--|--|--| | PORT | Function | Input/output | Туре | PJDATA | PJCR | PJFRn | PJOD | PJPUP | PJPDN | PJIE | | | | | PJ0 | After reset | | | 0 | 0 | N/A | 0 | 0 | 0 | 0 | | | | | | Input Port | Input | <b>-</b> | 0/1 | 0 | N/A | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output Port | Output | T16 | 0/1 | 1 | N/A | 0/1 | 0/1 | 0/1 | 0 | | | | | | AINB3 | Input | | 0/1 | 0 | N/A | 0/1 | 0 | 0 | 0 | | | | | PJ1 | After reset | | | 0 | 0 | N/A | 0 | 0 | 0 | 0 | | | | | | Input Port | Input | T40 | 0/1 | 0 | N/A | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output Port | Output | T16 | 0/1 | 1 | N/A | 0/1 | 0/1 | 0/1 | 0 | | | | | | AINB4 | Input | | 0/1 | 0 | N/A | 0/1 | 0 | 0 | 0 | | | | | PJ2 | After reset | | | 0 | 0 | N/A | 0 | 0 | 0 | 0 | | | | | | Input Port | Input | T40 | 0/1 | 0 | N/A | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output Port | Output | T16 | 0/1 | 1 | N/A | 0/1 | 0/1 | 0/1 | 0 | | | | | | AINB5 | Input | | 0/1 | 0 | N/A | 0/1 | 0 | 0 | 0 | | | | | PJ3 | After reset | | | 0 | 0 | N/A | 0 | 0 | 0 | 0 | | | | | | Input Port | Input | T40 | 0/1 | 0 | N/A | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output Port | Output | T16 | 0/1 | 1 | N/A | 0/1 | 0/1 | 0/1 | 0 | | | | | | AINB6 | Input | | 0/1 | 0 | N/A | 0/1 | 0 | 0 | 0 | | | | | PJ4 | After reset | | | 0 | 0 | N/A | 0 | 0 | 0 | 0 | | | | | | Input Port | Input | T16 | 0/1 | 0 | N/A | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output Port | Output | 116 | 0/1 | 1 | N/A | 0/1 | 0/1 | 0/1 | 0 | | | | | | AINB7 | Input | | 0/1 | 0 | N/A | 0/1 | 0 | 0 | 0 | | | | | PJ5 | After reset | | | 0 | 0 | N/A | 0 | 0 | 0 | 0 | | | | | | Input Port | Input | T16 | 0/1 | 0 | N/A | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output Port | Output | 110 | 0/1 | 1 | N/A | 0/1 | 0/1 | 0/1 | 0 | | | | | | AINB8 | Input | | 0/1 | 0 | N/A | 0/1 | 0 | 0 | 0 | | | | | PJ6 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output Port | Output | T17 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | | INTC | Input | | 0/1 | 0 | PJFR1 | 0/1 | 0/1 | 0/1 | 1 | | | | | | AINB9 | Input | | 0/1 | 0 | 0 | 0/1 | 0 | 0 | 0 | | | | | PJ7 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output Port | Output | T17 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | | | | INTD | Input | | 0/1 | 0 | PJFR1 | 0/1 | 0/1 | 0/1 | 1 | | | | | | AINB10 | Input | | 0/1 | 0 | 0 | 0/1 | 0 | 0 | 0 | | | | #### 9.3.2.10. PORT K Table 9.15 Port K registers setting | DODT | Reset | I | PORT | | | Co | ontrol regist | er | | | |------|-------------|--------------|------|--------|------|-------|---------------|-------|-------|------| | PORT | Function | Input/output | Type | PKDATA | PKCR | PKFRn | PKOD | PKPUP | PKPDN | PKIE | | PK0 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | Output Port | Output | T17 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | INTE | Input | | 0/1 | 0 | PKFR1 | 0/1 | 0/1 | 0/1 | 1 | | | AINB11 | Input | | 0/1 | 0 | 0 | 0/1 | 0 | 0 | 0 | | PK1 | After reset | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Input Port | Input | | 0/1 | 0 | 0 | 0/1 | 0/1 | 0/1 | 1 | | | Output Port | Output | T17 | 0/1 | 1 | 0 | 0/1 | 0/1 | 0/1 | 0 | | | INTF | Input | | 0/1 | 0 | PKFR1 | 0/1 | 0/1 | 0/1 | 1 | | | AINB12 | Input | | 0/1 | 0 | 0 | 0/1 | 0 | 0 | 0 | #### 9.3.2.11. PORT M Table 9.16 Port M registers setting | DODT | Reset | I | PORT | Control register | | | | | | | | | | |------|-------------|--------------|------|------------------|------|-------|------|-------|-------|------|--|--|--| | PORT | Function | Input/output | Туре | PMDATA | PMCR | PMFRn | PMOD | PMPUP | PMPDN | PMIE | | | | | PM0 | After reset | | | 0 | 0 | N/A | 0 | 0 | 0 | 0 | | | | | | Input Port | Input | T21 | 0/1 | 0 | N/A | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output Port | Output | | 0/1 | 1 | N/A | 0/1 | 0/1 | 0/1 | 0 | | | | | | X1 | Input | | 0/1 | 0 | N/A | 0/1 | 0 | 0 | 0 | | | | | PM1 | After reset | | | 0 | 0 | N/A | 0 | 0 | 0 | 0 | | | | | | Input Port | Input | T04 | 0/1 | 0 | N/A | 0/1 | 0/1 | 0/1 | 1 | | | | | | Output Port | Output | T21 | 0/1 | 1 | N/A | 0/1 | 0/1 | 0/1 | 0 | | | | | | X2 | Output | | 0/1 | 0 | N/A | 0/1 | 0 | 0 | 0 | | | | The port M is a 2-bit general-purpose input/output port. For this port, inputs and outputs can be specified bit by bit. Besides the general-purpose input/output function, the port M performs the high-speed oscillator connection pin (X1 and X2) by CGOSCCR<HOSCON> = "1". While it is CGOSCCR<HOSCON> = "1", each register of port M cannot be changed. Refer to "5.3.6. System Clock" for the procedure when it is used as an external high-speed oscillator connection pin. (Note1) Reset initializes all bits of the port M as general-purpose ports, the input, output, pull-up and pull-down function of the port M are disabled. (Note2) Note1: When any of the Port M registers except PMDATA and PMOD is not "0", switching to the external high-speed oscillator connection pin (CGOSCCR<HOSCON> = "1") is not possible. Note2: The high-speed clock selected after reset release is the built-in high-speed clock. Therefore, port M pins are used as general-purpose port in the initial state. Rev.1.3 # 9.4. Block Diagrams of Ports The port has T1 to T21 types. Each circuit diagram is shown in the following page. The "I/O Reset" shown in the circuit diagram is described the power on reset (POR) or the reset pin. Although, "I/O Reset" of debug pins (TMS/SWDIO, TDI, TDO/SWV, TCK/SWCLK, TRST) is the power on reset (POR) only. ## 9.4.1. Type T1 Figure 9.1 Port Type T1 ## 9.4.2. Type T2 Figure 9.2 Port Type T2 ## 9.4.3. Type T3 Figure 9.3 Port Type T3 ## 9.4.4. Type T4 Figure 9.4 Port Type T4 ## 9.4.5. Type T5 Figure 9.5 Port Type T5 ## 9.4.6. Type T6 Figure 9.6 Port Type T6 ## 9.4.7. Type T7 Figure 9.7 Port Type T7 ## 9.4.8. Type T8 Figure 9.8 Port Type T8 ## 9.4.9. Type T9 Figure 9.9 Port Type T9 ## 9.4.10. Type T10 Figure 9.10 Port Type T10 ## 9.4.11. Type T11 Figure 9.11 Port Type T11 #### 9.4.12. Type T12 Figure 9.12 Port Type T12 ## 9.4.13. Type T13 Figure 9.13 Port Type T13 201 / 609 ### 9.4.14. Type T14 Figure 9.14 Port Type T14 #### 9.4.15. Type T15 Figure 9.15 Port Type T15 ## 9.4.16. Type T16 Figure 9.16 Port Type T16 #### 9.4.17. Type T17 Figure 9.17 Port Type T17 ## 9.4.18. Type T18 Figure 9.18 Port Type T18 ## 9.4.19. Type T19 Figure 9.19 Port Type T19 ## 9.4.20. Type T20 Figure 9.20 Port Type T20 ## 9.4.21. Type T21 Figure 9.21 Port Type T21 #### 9.5. Precaution #### 9.5.1. Pin status during a reset During the reset, the pin status is high impedance except for below pins. And, the pull-up/pull-down is invalid. - The debug interface pins (PB3 to PB7) are debug pin. - PF0 (BOOT) is used as a BOOT function. It is enabled to be input and pulled-up during pin reset. At the rising edge of the reset signal, when PF0 is "High" level, the MCU enters single chip mode and boots from the built-in flash memory. When PF0 is "Low" level, the MCU enters single BOOT mode and boots from the built-in BOOT ROM. #### 9.5.2. Unused pins We recommend that each unused pin should be connected to the power supply pins or GND pins via resistors. Generally, when MCU operates while the high-impedance pins left open, electrostatic damage or latch-up may occur in the internal LSI due to induced voltage influenced from external noise. #### 9.5.3. Notice of using debug interface pins used as general-purpose ports After releasing reset, when the debug interface pins are used as the general-purpose ports by the user program, the debug tool cannot be connected to MCU and cannot be controlled. When the debug tool cannot be used for debugging, erase the flash memory by using UART connection and set single BOOT mode to connect it to MCU again. For details, refer to "20. Flash Operations". # 10. 16-bit Timer/Event Counter (TMRB) #### 10.1. Outline TMRB has the following features: - 16-bit interval timer mode - 16-bit event counter mode - 16-bit programmable square wave output (PPG) mode - External trigger programmable square wave output (PPG) mode By using the capture function, TMRB can be used for the following purposes. - One-shot pulse output from an external trigger - Pulse width measurement In the description below, "x" means the channel number. ## 10.2. Block Diagram TMRB consists of a 16-bit up counter, two 16-bit timer registers (double buffer configuration), two 16-bit capture registers, two comparators, and a capture input control, a timer flip-flop and a timer flip-flop control circuit. Timer operation mode and timer flip-flop are controlled by registers. Figure 10.1 TMRB Block Diagram # 10.3. Registers ## 10.3.1. List of Registers The control registers and addresses are listed below. | Register name | | Base+ (Address) | |-----------------------------|---------|-----------------| | Enable Register | TBxEN | 0x0000 | | RUN Register | TBxRUN | 0x0004 | | Control Register | TBxCR | 0x0008 | | Mode Register | TBxMOD | 0x000C | | Flip-flop Control Register | TBxFFCR | 0x0010 | | Status Register | TBxST | 0x0014 | | Interrupt Mask Register | TBxIM | 0x0018 | | Up Counter Capture Register | TBxUC | 0x001C | | Timer Register 0 | TBxRG0 | 0x0020 | | Timer Register 1 | TBxRG1 | 0x0024 | | Capture Register 0 | TBxCP0 | 0x0028 | | Capture Register 1 | TBxCP1 | 0x002C | ## 10.3.2. TBxRUN (RUN Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|--------|----|-------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | TBPRUN | - | TBRUN | | | | | | | | | | | | Bit | Bit Symbol | Туре | Function | | | | | |------|------------|------|-------------------------------------------------------------------|--|--|--|--| | 31:3 | - | R | ead as "0". | | | | | | 2 | TBPRUN | R/W | Prescaler operation control 0: Stop and clear 1: Start counting | | | | | | 1 | - | R | Read as "0". | | | | | | 0 | TBRUN | R/W | Up counter operation control 0: Stop and clear 1: Start counting | | | | | Note1: When starting counting by an external trigger, be sure to set TBxRUN<TBRUN> to "1". Note2: If TBxUC<TBxUC[15:0]> is read while the up counter stops(TBxRUN<TBRUN> is set to "0"), the last captured value in operation of the up counter is read. ## 10.3.3. TBxCR (Control Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|-------|----|----|----|------|----|--------|-------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | TBWBF | - | - | - | I2TB | - | TRGSEL | CSSEL | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | |------|------------|------|--------------------------------------------------------------------------------------------|--|--|--| | 31:8 | - | R | Read as "0". | | | | | 7 | TBWBF | R/W | Double buffer control 0: Disabled 1: Enabled | | | | | 6:5 | - | R/W | Write as "0". | | | | | 4 | - | R | Read as "0". | | | | | 3 | I2TB | R/W | Operation in IDLE mode control 0: Stop 1: Operation | | | | | 2 | - | R | Read as "0". | | | | | 1 | TRGSEL | R/W | External trigger select 0: Rising edge 1: Falling edge | | | | | 0 | CSSEL | R/W | Selecting the start method of the up counter 0: Software start 1: External trigger start | | | | Note1: Do not modify TBxCR while TMRB is operating. Note2: When the external trigger start is selected as the method to start up counter, after set TBxCR<CSSEL> and TBxCR<TRGSEL>, set TBxRUN<TBRUN> and TBxRUN<TBPRUN> to "1". # 10.3.4. TBxMOD (Mode Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|--------|------|-------|----|-------|-------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | = | TBRSWR | TBCP | ТВСРМ | | TBCLE | TBCLK | | | After reset | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | | | |------|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 31:7 | - | R | Read as "0". | | | | | | | 6 | TBRSWR | R/W | <ul> <li>Write timing control to timer registers 0 and 1 when double buffer is used</li> <li>0: Even if only one side is ready to write to timer register 0 and timer register 1, one side at a time can write to the timer register.</li> <li>1: If neither timer register 0 nor timer register 1 is ready to be written, the timer register cannot be written.</li> </ul> | | | | | | | | 5 TBCP | R | Read as "1". | | | | | | | 5 | | W | Software capture control 0: Software Capture 1: Don't care Writing "0" to this bit captures the count value into the capture register 0 (TBxCP0). | | | | | | | 4:3 | TBCPM[1:0] | R/W | Capture control 00: Disabled 01: Capture register 0 (TBxCP0) captures the count value at the rising edge of TBxIN pin. 10: Capture register 0 (TBxCP0) captures the count value at the rising edge of TBxIN pin input, and capture register 1 (TBxCP1) captures the count value at the falling edge of TBxIN pin input. 11: Disabled | | | | | | | 2 | TBCLE | R/W | Up counter clear control 0: Clear disabled 1: Clear enabled Controls clear control of the up counter. When this bit is set to "0", clearing is disabled. When this bit is set to "1", clearing is performed when up counter matches the timer register 1 (TBxRG1). | | | | | | | 1:0 | TBCLK[1:0] | R/W | TMRB source clock select 00: TBxIN pin input | | | | | | Note: Do not modify TBxMOD while the TMRB is operating. ## 10.3.5. TBxFFCR (Flip-Flop Control Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|--------|--------|--------|--------|-----|-----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | = | - | TBC1T1 | TBC0T1 | TBE1T1 | TBE0T1 | TBF | F0C | | After reset | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | | Bit | Bit Symbol | Туре | Function | |------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | - | R | Read as "0". | | 7:6 | | R | Read as "1". | | 5 | TBC1T1 | R/W | TBxFF0 inversion control when the up counter value is captured to TBxCP1 0: Invert disabled 1: Invert enabled When this bit is set to "1", TBxFF0 is inverted when the up counter value is captured to TBxCP1. When "0" is set, it is not inverted. | | 4 | TBC0T1 | R/W | TBxFF0 inversion control when the up counter value is captured to TBxCP0 0: Invert disabled 1: Invert enabled When this bit is set to "1", TBxFF0 is inverted when the up counter value is captured to TBxCP0. When "0" is set, it is not inverted. | | 3 | TBE1T1 | R/W | TBxFF0 inversion control when up counter matches TBxRG1 0: Invert disabled 1: Invert enabled When this bit is set to "1", TBxFF0 is inverted when the up counter matches TBxRG1. When "0" is set, it is not inverted. | | 2 | TBE0T1 | R/W | TBxFF0 inversion control when up counter matches TBxRG0 0: Invert disabled 1: Invert enabled When this bit is set to "1", TBxFF0 is inverted when the up counter matches TBxRG0. When "0" is set, it is not inverted. | | | | R | Read as "1". | | 1:0 | TBFF0C[1:0] | W | TBxFF0 control 00: Invert TBxFF0. 01: Set TBxFF0 to "1". 10: Clear TBxFF0 to "0". 11: Don't care | Note: Do not change TBxFFCR while TMRB is operating. # 10.3.6. TBxST (Status Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|---------|--------|--------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | = | - | - | - | - | INTTBOF | INTTB1 | INTTB0 | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | - | R | Read as "0". | | 2 | INTTBOF | R | Overflow flag 0: No overflow occurs. 1: Overflow occurs. When the up counter overflows, this flag is set to "1". | | 1 | INTTB1 | R | Flag matching up counter and TBxRG1 0: No match is detected 1: Matching with TBxRG1 is detected. When the up counter matches TBxRG1, this flag is set to "1". | | 0 | INTTB0 | R | Flag matching up counter and TBxRG0 0: No match is detected 1: Matching with TBxRG0 was detected. When the up counter matches TBxRG0, this flag is set to "1". | Note1: Even if the interrupt request is masked by TBxIM, the flag is set when an interrupt request occurs. Note2: The flags are automatically cleared when the register is read. ## 10.3.7. TBxIM (Interrupt Mask Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|--------|-------|-------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | = | - | - | - | - | TBIMOF | TBIM1 | TBIM0 | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|-------|--------------------------------------------------------------------------------------------------| | 31:3 | - | R | Read as "0". | | | | | Overflow interrupt request mask control | | 2 | TBIMOF | R/W | 0: Do not mask interrupt request | | | I BIIVIOF | IK/VV | 1: Mask the interrupt request | | | | | Setting this bit to "0" does not mask the overflow interrupt request. Masks when "1" is set. | | | | | Matching interrupt request masking control for the up counter and TBxRG1 | | | | | 0: Do not mask interrupt request | | 1 | TBIM1 | R/W | 1: Mask the interrupt request | | | | | When this bit is set to "0", the up counter and TBxRG1 matching interrupt request is not masked. | | | | | Masks when "1" is set. | | | | | Matching interrupt request masking control for the up counter and TBxRG0 | | | | | 0: Do not mask interrupt request | | 0 | TBIM0 | R/W | 1: Mask the interrupt request | | | | | When this bit is set to "0", the up counter and TBxRG0 matching interrupt request is not masked. | | | | | Masks when "1" is set. | Note: When an interrupt request is generated even if the interrupt request is masked by TBxIM, the each flag in TBxST is set. ## 10.3.8. TBxUC (Up Counter Capture Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | TB | UC | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | TB | UC | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | TBUC[15:0] | | Capture value of the up counter When TBxUC <tbxuc[15:0]> is read during up counter operation, the value of the up counter at reading is captured and read.</tbxuc[15:0]> | Note: When the up counter is stopped (TBxRUN<TBRUN>= "0"), TBxUC<TBxUC[15:0]> is read the last value captured during up counter operation. # 10.3.9. TBxRG0 (Timer Register 0) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | TBF | RG0 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | TBF | RG0 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|---------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | TBRG0[15:0] | R/W | Set the value to be compared with the up counter. | # 10.3.10. TBxRG1 (Timer Register 1) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | TBF | RG1 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | TBF | RG1 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|---------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | TBRG1[15:0] | R/W | Set the value to be compared with the up counter. | # 10.3.11. TBxCP0 (Capture Register 0) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | TBO | CP0 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | TBO | CP0 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|---------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | TBCP0[15:0] | R | The captured value of the up counter can be read. | # 10.3.12. TBxCP1 (Capture Register 1) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | TBO | CP1 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | TBO | CP1 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | | | | | |-------|-------------|------|---------------------------------------------------|--|--|--|--|--|--|--| | 31:16 | - | R | Read as "0". | | | | | | | | | 15:0 | TBCP1[15:0] | R | The captured value of the up counter can be read. | | | | | | | | # 10.3.13. TBxEN (Enable Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|------|--------|----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | TBEN | TBHALT | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | - | R | Read as "0". | | 7 | TBEN | R/W | TMRB operation control 0: Disabled 1: Enabled Specifies the operation of TMRB. The clock is not supplied to other registers of TMRB in the operation disabled state, so power consumption can be reduced. (In this state, read and write to registers except TBxEN cannot be performed.) When using TMRB, set <tben> to "1" before setting the registers of TMRB. When operation is disabled after TMRB is operated, the settings of the registers are retained.</tben> | | 6 | TBHALT | R/W | Halt mode control 0: Operation 1: Stop Specifies the operation during debug halt. When this bit is set to "1", operation continues even during debug halt. | | 5:0 | - | R | Read as "0". | ### 10.4. Operations #### 10.4.1. Prescaler The prescaler is a 4-bit prescaler that generates the source clock for the up counter (UC). The input clock $\Phi$ T0 to the prescaler is fperiph / 1, fperiph / 2, fperiph / 4, fperiph / 8, fperiph / 16, or fperiph / 32 selected by CGSYSCR<PRCK[2:0]>. The fperiph is the clock for either fgear or fc selected by CGSYSCR<FPSEL>. The fgear is one of the clocks for fc / 1, fc / 2, fc / 8, fc / 16 selected by CGSYSCR<GEAR[2:0]>. The operation of the prescaler is controlled by TBxRUN<TBPRUN>. Writing "1" starts counting, and writing "0" stops counting and clears the prescaler. Table 10.1 shows the resolution of the output clock from the prescaler. Table 10.1 Resolution of Output Clock from Prescaler (fc = 80MHz) | CGSYSCR | CGSYSCR | CGSYSCR | Resolutio | n of output clock fron | n prescaler | |-----------------|-------------------------|-------------------------|------------------------------|------------------------------|-------------------------------| | <fpsel></fpsel> | <gear[2:0]></gear[2:0]> | <prck[2:0]></prck[2:0]> | ФТ1 | ФТ4 | ФТ16 | | | | 000 (fperiph/1) | 0.025µs (fc/2¹) | 0.1µs (fc/2 <sup>3</sup> ) | 0.4µs (fc/2 <sup>5</sup> ) | | | | 001 (fperiph/2) | 0.05µs (fc/2²) | 0.2µs (fc/2 <sup>4</sup> ) | 0.8µs (fc/2 <sup>6</sup> ) | | | 000 (fc) | 010 (fperiph/4) | 0.1µs (fc/2 <sup>3</sup> ) | 0.4µs (fc/2 <sup>5</sup> ) | 1.6µs (fc/2 <sup>7</sup> ) | | | 000 (10) | 011 (fperiph/8) | 0.2µs (fc/2 <sup>4</sup> ) | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/28) | | | | 100 (fperiph/16) | 0.4µs (fc/2 <sup>5</sup> ) | 1.6µs (fc/2 <sup>7</sup> ) | 6.4µs (fc/2 <sup>9</sup> ) | | | | 101 (fperiph/32) | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/28) | 12.8µs (fc/2 <sup>10</sup> ) | | | | 000 (fperiph/1) | 0.05µs (fc/2²) | 0.2µs (fc/2 <sup>4</sup> ) | 0.8µs (fc/2 <sup>6</sup> ) | | | | 001 (fperiph/2) | 0.1µs (fc/2 <sup>3</sup> ) | 0.4µs (fc/2 <sup>5</sup> ) | 1.6µs (fc/2 <sup>7</sup> ) | | | 100 (fo / 2) | 010 (fperiph/4) | 0.2µs (fc/2 <sup>4</sup> ) | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/28) | | | 100 (fc / 2) | 011 (fperiph/8) | 0.4µs (fc/2 <sup>5</sup> ) | 1.6µs (fc/2 <sup>7</sup> ) | 6.4µs (fc/2 <sup>9</sup> ) | | | | 100 (fperiph/16) | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/28) | 12.8µs (fc/2 <sup>10</sup> ) | | | | 101 (fperiph/32) | 1.6µs (fc/2 <sup>7</sup> ) | 6.4µs (fc/2 <sup>9</sup> ) | 25.6µs (fc/2 <sup>11</sup> ) | | | | 000 (fperiph/1) | 0.1µs (fc/2 <sup>3</sup> ) | 0.4µs (fc/2 <sup>5</sup> ) | 1.6µs (fc/2 <sup>7</sup> ) | | | | 001 (fperiph/2) | 0.2µs (fc/2 <sup>4</sup> ) | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/28) | | O (facer) | 101 (fo / 1) | 010 (fperiph/4) | 0.4µs (fc/2 <sup>5</sup> ) | 1.6µs (fc/2 <sup>7</sup> ) | 6.4µs (fc/2 <sup>9</sup> ) | | 0 (fgear) | 101 (fc / 4) | 011 (fperiph/8) | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/28) | 12.8µs (fc/2 <sup>10</sup> ) | | | | 100 (fperiph/16) | 1.6µs (fc/2 <sup>7</sup> ) | 6.4µs (fc/2 <sup>9</sup> ) | 25.6µs (fc/2 <sup>11</sup> ) | | | | 101 (fperiph/32) | 3.2µs (fc/2 <sup>8</sup> ) | 12.8µs (fc/2 <sup>10</sup> ) | 51.2µs (fc/2 <sup>12</sup> ) | | | | 000 (fperiph/1) | 0.2µs (fc/2 <sup>4</sup> ) | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/28) | | | | 001 (fperiph/2) | 0.4µs (fc/2 <sup>5</sup> ) | 1.6µs (fc/2 <sup>7</sup> ) | 6.4µs (fc/2 <sup>9</sup> ) | | | 110 (fc / 8) | 010 (fperiph/4) | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/28) | 12.8µs (fc/2 <sup>10</sup> ) | | | 110 (107.6) | 011 (fperiph/8) | 1.6µs (fc/2 <sup>7</sup> ) | 6.4µs (fc/2 <sup>9</sup> ) | 25.6µs (fc/2 <sup>11</sup> ) | | | | 100 (fperiph/16) | 3.2µs (fc/2 <sup>8</sup> ) | 12.8µs (fc/2 <sup>10</sup> ) | 51.2µs (fc/2 <sup>12</sup> ) | | | | 101 (fperiph/32) | 6.4µs (fc/2 <sup>9</sup> ) | 25.6µs (fc/2 <sup>11</sup> ) | 102.4µs (fc/2 <sup>13</sup> ) | | | | 000 (fperiph/1) | 0.4µs (fc/2 <sup>5</sup> ) | 1.6µs (fc/2 <sup>7</sup> ) | 6.4µs (fc/2 <sup>9</sup> ) | | | | 001 (fperiph/2) | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/28) | 12.8µs (fc/2 <sup>10</sup> ) | | | 111 (fc /16) | 010 (fperiph/4) | 1.6µs (fc/2 <sup>7</sup> ) | 6.4µs (fc/2 <sup>9</sup> ) | 25.6µs (fc/2 <sup>11</sup> ) | | | 111 (10/10) | 011 (fperiph/8) | 3.2µs (fc/2 <sup>8</sup> ) | 12.8µs (fc/2 <sup>10</sup> ) | 51.2µs (fc/2 <sup>12</sup> ) | | | | 100 (fperiph/16) | 6.4µs (fc/2 <sup>9</sup> ) | 25.6µs (fc/2 <sup>11</sup> ) | 102.4µs (fc/2 <sup>13</sup> ) | | | | 101 (fperiph/32) | 12.8µs (fc/2 <sup>10</sup> ) | 51.2µs (fc/2 <sup>12</sup> ) | 204.8µs (fc/2 <sup>14</sup> ) | | CGSYSCR | CGSYSCR | CGSYSCR | Resolution | of output clock from | n prescaler | |-----------------|-------------------------|-------------------------|----------------------------|----------------------------|------------------------------| | <fpsel></fpsel> | <gear[2:0]></gear[2:0]> | <prck[2:0]></prck[2:0]> | ФТ1 | ФТ4 | ФТ16 | | | | 000 (fperiph/1) | 0.025µs (fc/2¹) | 0.1µs (fc/2 <sup>3</sup> ) | 0.4µs (fc/2 <sup>5</sup> ) | | | | 001 (fperiph/2) | 0.05µs (fc/2²) | 0.2µs (fc/2 <sup>4</sup> ) | 0.8µs (fc/2 <sup>6</sup> ) | | | 000 (5-) | 010 (fperiph/4) | 0.1µs (fc/2 <sup>3</sup> ) | 0.4µs <sup>(5)</sup> | 1.6µs (fc/2 <sup>7</sup> ) | | | 000 (fc) | 011 (fperiph/8) | 0.2µs (fc/2 <sup>4</sup> ) | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/2 <sup>8</sup> ) | | | | 100 (fperiph/16) | 0.4µs (fc/2 <sup>5</sup> ) | 1.6µs (fc/2 <sup>7</sup> ) | 6.4µs (fc/2 <sup>9</sup> ) | | | | 101 (fperiph/32) | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/2 <sup>8</sup> ) | 12.8µs (fc/2 <sup>10</sup> ) | | | | 000 (fperiph/1) | - | 0.1µs (fc/2 <sup>3</sup> ) | 0.4µs (fc/2 <sup>5</sup> ) | | | | 001 (fperiph/2) | 0.05μs (fc/2²) | 0.2µs (fc/2 <sup>4</sup> ) | 0.8µs (fc/2 <sup>6</sup> ) | | | 100 (5- / 2) | 010 (fperiph/4) | 0.1µs (fc/2 <sup>3</sup> ) | 0.4µs (fc/2 <sup>5</sup> ) | 1.6µs (fc/2 <sup>7</sup> ) | | | 100 (fc / 2) | 011 (fperiph/8) | 0.2µs (fc/2 <sup>4</sup> ) | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/2 <sup>8</sup> ) | | | | 100 (fperiph/16) | 0.4µs (fc/2 <sup>5</sup> ) | 1.6µs (fc/2 <sup>7</sup> ) | 6.4µs (fc/2 <sup>9</sup> ) | | | | 101 (fperiph/32) | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/2 <sup>8</sup> ) | 12.8µs (fc/2 <sup>10</sup> ) | | | | 000 (fperiph/1) | - | 0.1µs (fc/2 <sup>3</sup> ) | 0.4µs (fc/2 <sup>5</sup> ) | | | | 001 (fperiph/2) | - | 0.2µs (fc/2 <sup>4</sup> ) | 0.8µs (fc/2 <sup>6</sup> ) | | 4 (5-) | 104 (5- / 4) | 010 (fperiph/4) | 0.1µs (fc/2 <sup>3</sup> ) | 0.4µs (fc/2 <sup>5</sup> ) | 1.6µs (fc/2 <sup>7</sup> ) | | 1 (fc) | 101 (fc / 4) | 011 (fperiph/8) | 0.2µs (fc/2 <sup>4</sup> ) | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/2 <sup>8</sup> ) | | | | 100 (fperiph/16) | 0.4µs (fc/2 <sup>5</sup> ) | 1.6µs (fc/2 <sup>7</sup> ) | 6.4µs (fc/2 <sup>9</sup> ) | | | | 101 (fperiph/32) | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/2 <sup>8</sup> ) | 12.8µs (fc/2 <sup>10</sup> ) | | | | 000 (fperiph/1) | - | - | 0.4µs (fc/2 <sup>5</sup> ) | | | | 001 (fperiph/2) | - | 0.2µs (fc/2 <sup>4</sup> ) | 0.8µs (fc/2 <sup>6</sup> ) | | | 110 (5- / 0) | 010 (fperiph/4) | - | 0.4µs (fc/2 <sup>5</sup> ) | 1.6µs (fc/2 <sup>7</sup> ) | | | 110 (fc / 8) | 011 (fperiph/8) | 0.2µs (fc/2 <sup>4</sup> ) | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/2 <sup>8</sup> ) | | | | 100 (fperiph/16) | 0.4µs (fc/2 <sup>5</sup> ) | 1.6µs (fc/2 <sup>7</sup> ) | 6.4µs (fc/2 <sup>9</sup> ) | | | | 101 (fperiph/32) | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/2 <sup>8</sup> ) | 12.8µs (fc/2 <sup>10</sup> ) | | | | 000 (fperiph/1) | - | - | 0.4µs (fc/2 <sup>5</sup> ) | | | | 001 (fperiph/2) | - | - | 0.8µs (fc/2 <sup>6</sup> ) | | | 111 (5- 140) | 010 (fperiph/4) | - | 0.4µs (fc/2 <sup>5</sup> ) | 1.6µs (fc/2 <sup>7</sup> ) | | | 111 (fc /16) | 011 (fperiph/8) | - | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/2 <sup>8</sup> ) | | | | 100 (fperiph/16) | 0.4µs (fc/2 <sup>5</sup> ) | 1.6µs (fc/2 <sup>7</sup> ) | 6.4µs (fc/2 <sup>9</sup> ) | | | | 101 (fperiph/32) | 0.8µs (fc/2 <sup>6</sup> ) | 3.2µs (fc/2 <sup>8</sup> ) | 12.8µs (fc/2 <sup>10</sup> ) | Note1: Be sure to select the output clock $\Phi$ Tn from the prescaler so that $\Phi$ Tn < fsys is satisfied ( $\Phi$ Tn becomes slower than fsys). 225 / 609 Note2: Do not switch the clock gear while TMRB is running. Note3: "-" in the cell means setting prohibited. #### 10.4.2. **Up Counter (UC)** UC is 16-bit binary counter. #### Source clock The source clock is set by TBxMOD<TBCLK[1:0]>. The prescaler output clock $\Phi$ T1, $\Phi$ T4, $\Phi$ T16, or TBxIN inputs can be selected. # • Starting and stopping UC operation Clearing UC is set by TBxRUN<TBRUN>. When<TBRUN> is set to "1", counting starts. And when it is set to "0", counting stops and UC is cleared. #### UC clear timing - (a) When compare match By setting TBxMOD<TBCLE> to "1", UC is cleared with matching of UC and TBxRG1. When TBxMOD<TBCLE> is set to "0", no match between UC and TBxRG1 is detected. Therefore, UC operates as a free-running up counter. - (b) When UC is stopped By setting TBxRUN<TBRUN> to "0", counting stops and UC is cleared. #### • UC overflowing When UC overflows, TBxST<INTTBOF> is set to "1" and an overflow interrupt (INTTBx0) is generated. #### 10.4.3. Timer Register (TBxRG0, TBxRG1) There are two registers which set the value to be compared with UC. The value set in the timer register is compared with the value of UC by the comparator (CPn), and when it matches, CPn outputs a match detection signal. TBxRG0 and TBxRG1 are double buffer configuration and paired with buffer registers. The double buffer is disabled in the initial state. Double buffer control is set by TBxCR<TBWBF>. When TBxCR<TBWBF> is set to "0", double buffer is disabled, and when TBxCR<TBWBF> is set to "1", it is enabled. When double buffer is enabled, data is transferred from register buffer 0/1 to the timer register TBxRG0/1, respectively, when UC matches TBxRG1. When UC is stopped even if the double buffer is enabled, the double buffer is disabled and the value transferred to TBxRG0/1 as soon as the value is written to the buffer register. #### 10.4.4. Capture Control This circuit controls the timing at which UC value is captured into the capture register TBxCP0, TBxCP1 according to rising or falling edge of TBxIN pin input. The timing for capturing to the capture register is set by TBxMOD<TBCPM[1:0]>. UC value can also be captured to the capture register at any timing by software. When TBxMOD<TBCP> is set to "0", the value of UC at the set timing is captured into TBxCP0. #### 10.4.5. Capture Register (TBxCP0, TBxCP1) These registers store the captured value of UC. There are two registers. For details about which capture register stores the captured value, refer to "10.4.4. Capture Control". To read TBxCP0 or TBxCP1, use a 16-bit data transfer instruction or read in the order of lower and higher. #### 10.4.6. Up Counter Capture Register (TBxUC) In addition to capture by capture control, the present value of UC can be captured and read by reading TBxUC. #### 10.4.7. Comparator (CP0, CP1) CP0 and CP1 compare UC with the value of TBxRG0 and TBxRG1. When they match, a match signal is output and INTTBx0 and INTTBx1 are generated. #### 10.4.8. Timer Flip-Flop (TBxFF0) A timer flip-flop (TBxFF0) is a flip-flop whose output is inverted by a match signal from CPn or a signal which captures the value of UC to TBxCPn. Enable/disable inversion is set by TBxFFCR<TBC1T1>, <TBC0T1>, <TBE1T1>, <TBE0T1>. After releasing reset, TBxFF0 is undefined. TBxFF0 inverts when TBxFFCR<TBFF0C[1:0]> is set to "00", and is set to "1" and "0" when TBxFFCR <TBFF0C[1:0]> is set to "01" and "10", respectively. The value of TBxFF0 is output to the timer flip-flop output pin (TBxOUT). When it is output to TBxOUT, it is necessary to set the corresponding port beforehand. #### 10.4.9. Capture Interrupt (INTCAPx0, INTCAPx1) INTCAPx0 and INTCAPx1 occur when the value of UC is captured into the capture register TBxCP0 and TBxCP1. ## 10.5. Explanation of Each Mode #### 10.5.1. 16-bit Interval Timer Mode To generate an interrupt with a constant cycle, set an interval time in TBxRG0 and TBxRG1 to generate a INTTBx0 and INTTBx1, respectively. | | | 7 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------------------------|----------|-----|---|-------------|-----------|----------|---|-----------|---------------------------------------------------------------------------------------------| | TBxEN | ← | 1 x | х | Χ | Х | Х | х | х | Enables operation of TMRB. | | TBxRUN | ← | х х | х | Х | Х | 0 | х | 0 | Stops and clears the operation of the prescaler and UC. | | Interrupt enable set<br>Register | ← | * * | * | * | * | * | * | * | Set the bit corresponding to INTTBx1 interrupt to "1", enables interrupts. | | TBxFFCR | ← | х х | 0 | 0 | 0 | 0 | 1 | 1 | Disables TBxFF0 invert. | | TBxMOD | <b>←</b> | x 0 | • | 0<br>Y = "0 | 0<br>01". | 1<br>"10 | • | Y<br>"11" | Prescaler output is used as source clock of UC. Does not capture by software and hardware. | | TBxRG1 | ← | * * | * | * | * | * | * | * | Sets the interval time (16 bits). | | TBxRUN | ← | хх | х | х | х | 1 | Х | 1 | Starts operation of the prescaler and counting of the UC. | Note: x: Don't care, \*: Can be set to any value, -: Cannot be changed #### 10.5.2. 16-bit Event Counter Mode Use TMRB as an event counter by setting the source clock of UC as the signal to be input to TBxIN pin. UC counts up on the rising edge of the signal. The value of UC can be also captured to TBxCP0 by setting TBxMOD<TBCP> to "0". | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------------------|--------------|---|---|---|---|---|---|---|---|-----------------------------------------------------------| | TBxEN | ← | 1 | Χ | х | х | Х | Х | Х | Х | Enables operation of TMRB. | | TBxRUN | ← | Х | Х | X | Х | Х | 0 | х | 0 | Stops and clears the operation of the prescaler and UC. | | Port register setting | | | | | | | | | | Make settings for using the ports assigned to TBxIN pins | | | | | | | | | | | | as TBxIN pins. | | TBxFFCR | ← | х | х | 0 | 0 | 0 | 0 | 1 | 1 | Disables TBxFF0 invert. | | TBxMOD | <b>←</b> | Х | 0 | 1 | 0 | 0 | 0 | 0 | 0 | TBxIN pin input signal is used as the source clock of | | | | | | | | | | | | UC. | | | | | | | | | | | | Does not capture by software and hardware. | | TBxRUN | $\leftarrow$ | Х | Х | х | Х | Х | 1 | Х | 1 | Starts operation of the prescaler and counting of the UC. | | | : | | | | | | | | | | | | : | | | | | | | | | | | TBxMOD | $\leftarrow$ | х | 0 | 0 | 0 | 0 | 0 | 0 | 0 | The value of UC is captured to TBxCP0. | Note: x: Don't care, \*: Can be set to any value, -: Cannot be changed #### 10.5.3. 16-bit Programmable Square Wave Output (PPG) Mode A square wave (programmable square wave) with an arbitrary duty cycle is output. The programmable square wave supports either "Low" active or "High" active. TBxRG1 determines the cycle of the programmable square wave. TBxRG0 determines the duty of the programmable square wave. Enable TBxFF0 invert at matching between UC and TBxRG0, TBxRG1. Set each parameter so that TBxRG1 is greater than TBxRG0. To output a programmable square wave from TBxOUT pin, setting to use the port as an TBxOUT pin must be made beforehand. Figure 10.2 Output Waveforms in 16-bit Programmable Square Wave Output (PPG) Mode Changing TBxRG0 may not be in time when reducing the programmable square wave duty. By enabling double buffer, pre-configured register buffer 0 value is transferred to TBxRG0 for UC and TBxRG1 matching. Figure 10.3 Register Buffer Operation 229 / 609 Figure 10.4 shows the output circuit in 16-bit programmable square wave output (PPG) mode. Figure 10.4 Output Circuit in 16-bit Programmable Square Wave Output (PPG) Mode In 16-bit programmable square wave output (PPG) mode, each register is set as follows. | | | 7 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------------------|--------------|-----|---|-------|-------|-----|------|------|-----------------------------------------------------------| | TBxEN | ← | 1 x | Х | Х | Х | Х | Х | Х | Enables operation of TMRB. | | TBxRUN | ← | х х | х | Х | х | 0 | х | 0 | Stops and clears the operation of the prescaler and UC. | | TBxCR | ← | 0 0 | 0 | Х | х | х | х | 0 | Disables the double buffer. Set counter start method | | | | | | | | | | | to software start. | | TBxRG0 | ← | * * | * | * | * | * | * | * | Sets the duty (16 bits). | | | | * * | * | * | * | * | * | * | | | TBxRG1 | ← | * * | * | * | * | * | * | * | Sets the cycle (16 bits) | | | | * * | * | * | * | * | * | * | | | TBxCR | ← | 1 0 | 0 | х | Х | х | х | - | Enables double Buffer. | | TBxFFCR | ← | х х | 0 | 0 | 1 | 1 | 1 | 0 | Sets TBxFF0 to "0". | | | | | | | | | | | Enables TBxFF0 invert by matching | | | | | | | | | | | with UC and TBxRG0, TBxRG1. | | TBxMOD | $\leftarrow$ | x 0 | 1 | 0 | 0 | 1 | Υ | Υ | Enables UC clearing when UC matches TBxRG1. | | | | | Υ | Y = ' | '01", | "10 | " or | "11" | Disables capture. | | | | | | | | | | | Makes UC source clock to prescaler output clock. | | Port register setting | | | | | | | | | Sets the port assigned to TBxOUT pin | | | | | | | | | | | for use as TBxOUT pin. | | TBxRUN | ← | х х | Х | х | Х | 1 | Х | 1 | Starts operation of the prescaler and counting of the UC. | Note: x: Don't care, \*: Can be set to any value.-: Cannot be changed #### 10.5.4. External Trigger Programmable Square Wave (PPG) Output Mode A programmable square wave with a delay for the external signal input to TBxIN pin is output. How to output a "High" pulse-width (p) programmable square wave with a delay of (d) once from the rising edge of an external signal is explained below. Set TBxCR<CSSEL> to "1" to start UC with an external trigger. Also, set TBxCR<TRGSEL> to "0" to set the rising edge of the external signal as an external trigger. Set a delay (d) in TBxRG0. Set TBxRG1 to (d) + (p) that is added the delay (d) and pulse width (p). Set TBxFFCR<TBFF0C[1:0]> to "10" to set TBxFF0 to "0". Set TBxFFCR<TBE1T1> and <TBE0T1> to "1" to enable TBxFF0 invert at matching UC and TBxRG0,TBxRG1. UC starts at the rising edge of the external signal. TBxOUT pin changes to "High" level when UC matches TBxRG0. When UC and TBxRG1 are matched, TBxOUT pin changes to "Low" level and INTTBx1 occurs. In INTTBx1 interrupt service routine, set TBxFFCR<TBE1T1> and <TBE0T1> to "1" to disable TBxFF0 invert, or set TBxRUN<TBRUN> to "0" to stop and clear UC. Figure 10.5 Square Wave Output in External Trigger Programmable Square Wave (PPG) Output Mode #### 10.5.5. Applications Using the Capture Function By using the capture function, many applications are possible, including the following examples. - (1) Square wave output from external signal - (2) Pulse width measurement #### 10.5.5.1. Square Wave Output from External Signal How to output a "High" pulse-width (p) programmable square wave with a delay of (d) once from the rising edge of an external signal is explained below when UC is operated as a free-running up comer by using the capture function. Set TBxMOD<TBCLE> to "0" to disable clearing of UC. UC operates as a free-running up counter. Set TBxMOD<TBCPM[1:0]> to "01" to capture the value of UC to TBxCAP0 at the rising edge of TBxIN pin input. Set TBxFFCR<TBFF0C[1:0]> to "10" to set TBxFF0 to "0". Set TBxFFCR<TBE1T1> and <TBE0T1> to "1" to enable TBxFF0 invert at matching UC and TBxRG0,TBxRG1. When the external signal rises, UC value is captured to TBxCAP0 and INTCAPx0 occurs. In INTCAPx0 interrupt service routine, read the value (c) of TBxCAP0 and set TBxRG0 to the value (c) + (d) obtained by adding the delay (d). Also, set TBxRG1 to the value (c) + (d) + (p) obtained by adding "High" pulse width (p) to (c) + (d). TBxOUT pin changes to "High" level when UC and TBxRG0 are matched. When UC and TBxRG1 are matched, TBxOUT pin changes to "Low" level, and INTTBx1 occurs. In INTTBx1 interrupt service routine, set TBxFFCR<TBE1T1> and <TBE0T1> to "1" to disable TBxFF0 invert, or set TBxRUN<TBRUN> to "0" to stop and clear UC. Figure 10.6 Square Wave Output from External Signal Using Free-running Counter (with Delay) 232 / 609 2023-07-31 When using the rising edge of TBxIN pin input signal as a trigger, the following shows a setting for outputting a 2ms width square wave after 3ms from trigger. | (d) = $3 \text{ms} / \Phi \text{T1}$ , (p) = | = 2ms / 0 | ₽T1 | | | | | | | | | |----------------------------------------------|--------------|------|-------|------|------|------|------|------|--------|---------------------------------------------------------| | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | [Main Processing] Capture by | TBxIN pi | n Se | tting | | | | | | | | | TBxEN | ← | 1 | х | X | Х | Х | Х | Х | х | Enables operation of TMRB. | | TBxRUN | ← | х | х | х | х | х | 0 | х | 0 | Stops and clears the operation of the prescaler and UC. | | TBxCR | ← | 0 | 0 | 0 | Х | Х | Х | Х | 0 | Disables the double buffer. | | | | | | | | | | | | The counter start method is software start. | | TBxCR | ← | 1 | 0 | 0 | Х | х | х | х | - | Enables double buffer. | | TBxFFCR | ← | х | х | 0 | 0 | 0 | 0 | 1 | 0 | Sets TBxFF0 to "0". Disables TBxFF0 invert. | | TBxMOD | ← | х | 0 | 1 | 0 | 1 | 0 | 0 | 1 | Captures the value of UC to TBxCP0 at the rising edge | | | | | | | | | | | | of TBxIN pin. Disables UC clear. | | | | | | | | | | | | Set UC source clock to ΦT1. | | Port register setting | | | | | | | | | | Sets the port assigned to TBxIN pin for use as TBxIN | | | | | | | | | | | | pin. | | Port register setting | | | | | | | | | | Sets the port assigned to TBxOUT for use as TBxOUT | | | | | | | | | | | | pin. | | Interrupt Enable Setting | | | | | | | | | | Enables INTCAPx0. | | TBxRUN | $\leftarrow$ | Х | Х | Χ | Χ | Х | 1 | Х | 1 | Starts counting of the prescaler and UC. | | | : | | | | | | | | | | | | : | | | | | | | | | | | [INTCAPx0 Interrupt Service I | Routine H | andl | ing] | Dela | ay a | nd P | ulse | • Wi | dth \$ | Setting | | TBxRG0 | ← | * | * | * | * | * | * | * | * | Sets TBxCAP0 + (d) as delay. | | | | * | * | * | * | * | * | * | * | | | TBxRG1 | <b>←</b> | * | * | * | * | * | * | * | * | Sets TBxCAP0 + (d) + (p) as pulse width. | | | | * | * | * | * | * | * | * | * | | | TBxFFCR | ← | Х | Х | 0 | 0 | 1 | 1 | 1 | 1 | Enables TBxFF0 invert at matching UC and | | | | | | | | | | | | TBxRG0, TBxRG1. | | Interrupt Enable Setting | | | | | | | | | | Enables INTTBx1. | | | : | | | | | | | | | | | | : | | | | | | | | | | | [INTTBx1 Interrupt Service Ro | outine Har | | | | | | | | | | | TBxFFCR | ← | X | Х | 0 | 0 | 0 | 0 | 1 | 1 | Disables TBxFF0 invert. | | Interrupt disable setting | | | | | | | | | | Disables INTTBx1. | | | : | | | | | | | | | | | | : | | | | | | | | | | Note: x: Don't care, \*: Any number can be set. 233 / 609 2023-07-31 #### 10.5.5.2. Measuring "High" Level Width of TBxIN Pin Input Pulses How to measure the "High" level width of TBxIN pin input pulse by the capture function when UC is operated as a free-running up comer is explained below. Set TBxMOD<TBCLE> to "0" to disable clearing of UC. UC operates as a free-running up counter. Set TBxMOD<TBCPM[1:0]> to "10" to capture the value of UC to TBxCAP0 at the rising edge of TBxIN pin input and to TBxCAP1 at the falling edge. Set the interrupt enable register to generate an interrupt on INTCAPx1. When the external signal rises, the value of UC is captured to TBxCAP0. When the external signal falls, the value of UC is captured to TBxCAP1 and INTCAPx1 occurs. In INTCAPx1 interrupt service routine, subtracting the value of TBxCAP0 from the value of TBxCAP1 and multiplying that value by the cycle of the source clock of UC, the "High" level width of TBxIN pin input pulse can be obtained. For example, when the difference between TBxCP1 and TBxCP0 is 100 and the cycle of the source clock of UC is $0.5\mu s$ , the width of the "High" level is $100 \times 0.5\mu s = 50\mu s$ . When measuring the "High" level width which exceeds the maximum count cycle of UC, software-based processing, such as adding the maximum count cycle of UC, is required. Figure 10.7 Measuring the "High" Level-Width of TBxIN Pin Input Pulses 234 / 609 # 11. Serial Channel (SIO/UART) #### 11.1. Outline The serial channel (SIO/UART) has two modes: synchronous communication mode (SIO mode) and asynchronous communication mode (UART mode). The following features are available. - Transfer clock - Peripheral clock ( $\Phi$ T0) can be divided by 2, 8, 32, or 128 with prescaler - The prescaler output clock can be divided by 1 to 16. - The prescaler output clock can be divided by $N + \frac{(16-K)}{16}$ (N = 2 to 15, K = 1 to 15) (UART mode only) - System clock fsys available (UART mode only) - Transmission/reception double buffer and FIFO Transmission/reception double buffer and up to 4-byte FIFO are available. - SIO mode - Transfer mode: half duplex (transmission/reception), full duplex - Data input/output timing: - SCLKx pin output: input is the rising edge of SCLKx pin, and output is the falling edge of SCLKx pin. - SCLKx pin input: edge-selectable for SCLKx pin - Interval time for continuous transfer can be set. - UART mode - Data length: 7, 8, 9 bits - Addition of parity bit (7-or 8-bit data length) - Handshake function using $\overline{\text{CTSx}}$ pin - Serial link by wake-up function (9-bit data length) In the following description, "x" means the channel number. Rev.1.3 ## 11.2. Block Diagram Figure 11.1 shows a block diagram of SIO/UART. Figure 11.1 SIO/UART Block Diagram # 11.3. Registers ## 11.3.1. Register List The control registers and addresses are listed below. | Register name | | Address (Base+) | |------------------------------------------|----------|-----------------| | Enable Register | SCxEN | 0x0000 | | Transmission/Reception Buffer Register | SCxBUF | 0x0004 | | Control Register | SCxCR | 0x0008 | | Mode Control Register 0 | SCxMOD0 | 0x000C | | Baud Rate Generator Control Register | SCxBRCR | 0x0010 | | Baud Rate Generator Control Register 2 | SCxBRADD | 0x0014 | | Mode Control Register 1 | SCxMOD1 | 0x0018 | | Mode Control Register 2 | SCxMOD2 | 0x001C | | Reception FIFO Configuration Register | SCxRFC | 0x0020 | | Transmission FIFO Configuration Register | SCxTFC | 0x0024 | | Reception FIFO Status Register | SCxRST | 0x0028 | | Transmission FIFO Status Register | SCxTST | 0x002C | | FIFO Configuration Register | SCxFCNF | 0x0030 | Note: Do not rewrite the control registers during transmission or reception. ## 11.3.2. SCxEN (Enable Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | - | SIOE | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | - | R | Read as "0". | | 0 | SIOE | R/W | SIO/UART operation control 0: Disabled 1: Enabled Specifies the operation of SIO/UART. When using SIO/UART, set SCxEN <sioe> to "1" first. When operation is disabled after SIO/UART is enabled, all register's values except SCxTFC<til[1:0]> are retained. When operation is disabled, clocking to SIO/UART except SCxEN is stopped, so power consumption can be reduced.</til[1:0]></sioe> | Note: When SCxEN<SIOE> is set to "0" (disabling SIO/UART operation) or SCxMOD1<I2S0> is set to "0" and operation mode enters to IDLE mode (disabling operation in IDLE mode), re-set SCxTFC after releasing IDLE mode. ## 11.3.3. SCxBUF (Buffer Register) SCxBUF is used as a transmission buffer or FIFO when writing, and as a reception buffer or FIFO when reading. | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | TB | /RB | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|--------------------------| | 31:8 | - | R | Read as "0". | | 7.0 | RB[7:0] | R | Reception buffer/FIFO | | 7:0 | TB[7:0] | W | Transmission buffer/FIFO | # 11.3.4. SCxCR (Control Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|-----|------|----|------|------|------|-------|-----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | RB8 | EVEN | PE | OERR | PERR | FERR | SCLKS | IOC | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | - | R | Read as "0". | | 7 | RB8 | R | Reception data bit 8 (UART mode) This is the 9th bit of reception data in 9-bit UART mode. | | 6 | EVEN | R/W | Parity bit setting (UART mode) 0: Odd 1: Even Sets the parity bit odd/even. The parity bit is available in 7-bit UART mode and 8-bit UART mode. | | 5 | PE | R/W | Parity bit addition control (UART mode) 0: Disabled 1: Enabled This bit is used to enable/disable parity bit addition. The parity bit is available in 7-bit UART mode and 8-bit UART mode. | | 4 | OERR | R | Overrun error (Note) 0: No error occurs. 1: Error occurs. | | 3 | PERR | R | Parity/underrun error (Note) 0: No error occurs. 1: Error occurs. | | 2 | FERR | R | Framing error (Note) 0: No error occurs. 1: Error occurs. | | 1 | SCLKS | R/W | Clock edge selection (SIO mode) 0: The data of the transmission shift register is output to TXDx pin one bit at a time on the falling edge of SCLKx pin. At the rising edge of SCLKx pin, the data of RXDx pin is input in the reception shift register one bit at a time. At this time, SCLKx pin starts at "High" level. 1: At the rising edge of SCLKx pin, the data of the transmission shift register is output to TXDx pin one bit at a time. At the falling edge of SCLKx pin, the data of RXDx pin is input in reception shift register one bit at a time. At this time, SCLKx pin starts from the "Low" level. When SCxCR <ioc> is set to "0", set SCxCR<sclks> to "0".</sclks></ioc> | | 0 | IOC | R/W | Transfer clock input/output selection (SIO mode) 0: SCLKx pin output 1: SCLKx pin input | Note: The error flags (OERR, PERR, and FERR) are cleared when they are read. # 11.3.5. SCxMOD0 (Mode Control Register 0) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|-----|------|-----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | TB8 | CTSE | RXE | WU | S | M | S | С | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | - | R | Read as "0". | | 7 | TB8 | R/W | Transmission data bit 8 (UART mode) This bit is used to set the 9th bit of transmission data in 9-bit UART mode. | | 6 | CTSE | R/W | Handshake function control (UART mode) 0: Handshake function disabled 1: Handshake function enabled Controls the handshake function. When enabled, the handshake function using CTSx pins can be used. | | 5 | RXE | R/W | Reception operation control (Note1) (Note2) 0: Disabled 1: Enabled | | 4 | wu | R/W | Wake-up function control (UART mode) 0: Disabled 1: Enabled This bit is valid only in 9-bit UART mode. It has no meaning in other modes. If enabled, an interrupt is generated when the reception data of the 9th bit is "1". | | 3:2 | SM[1:0] | R/W | Serial transfer mode 00: SIO mode 01: 7-bit UART mode 10: 8-bit UART mode 11: 9-bit UART mode | | 1:0 | SC[1:0] | R/W | SIOCLK clock select (UART mode) 00: TMRB TBxOUT 01: Baud rate generator 10: fsys 11: SCLKx pin input | Note1: After setting SCxMOD0, SCxMOD1, SCxMOD2, set SCxMOD0<RXE>. Note2: Do not set SCxMOD0<RXE> to "0" during reception. # 11.3.6. SCxBRCR (Baud Rate Generator Control Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|--------|----|-----|----|----|-----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | BRADDE | BR | OCK | | BR | ROS | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|-----------------------------------------------------------------------------------------------------------------| | 31:8 | - | R | Read as "0". | | 7 | - | R/W | Write as "0". | | 6 | BRADDE | R/W | N + \frac{(16 - K)}{16} divide control (UART mode) 0: Disabled 1: Enabled | | 5:4 | BR0CK[1:0] | R/W | In SIO mode, set SCxBRCR <bradde> to "0". Baud rate generator input clock selection 00: ΦT1 01: ΦT4</bradde> | | | | | 10: ΦT16<br>11: ΦT64 | | 3:0 | BR0S[3:0] | R/W | Divide value "N" setting 0000: 16 0001: 1 0010: 2 : 1111: 15 | ## 11.3.7. SCxBRADD (Baud Rate Generator Control Register 2) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|-----|-----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Dit overbol | | | | | | RR | loK | | | Bit symbol | - | - | - | - | | יום | COR | | | Bit | Bit Symbol | Туре | Function | | |------|------------|------|--------------------------------------------------------------------------------------|--| | 31:4 | - | R | Read as "0". | | | 3:0 | BR0K[3:0] | R/W | Divide value "K" setting (UART mode) 0000: Prohibited 0001: 1 0010: 2 : 1111: 15 | | The divide value settings are shown in Table 11.1. Table 11.1 Division Value Setting | Parameter | When SCxBRCR <bradde>= "0"</bradde> | When SCxBRCR <bradde>= "1" (Note1) (Available only in UART mode.)</bradde> | | | |--------------------------------|-------------------------------------|----------------------------------------------------------------------------|--|--| | SCxBRCR <br0s> setting</br0s> | Division value "N" se | etting (Note2)(Note3) | | | | SCxBRADD <br0k> setting</br0k> | No setting required | Set "K" | | | | Division value | Divided by N | Divided by N + $\frac{(16 - K)}{16}$ | | | Note1: When dividing by $N + \frac{(16 - K)}{16}$ , be sure to set SCxBRADD<BR0K>to "K" and then set SCxBRCR <BRADDE> to "1". Note2: When dividing by $N + \frac{(16 - K)}{16}$ in UART mode, the dividing value "N" cannot be set to "1" and "16". Note3: Division value "N" can be set to "1" only when double buffer is enabled in SIO mode. ## 11.3.8. SCxMOD1 (Mode Control Register 1) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|------|----|----|-----|----|------|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | I2S0 | FD | PX | TXE | | SINT | | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|------------------------------------------------------------------------------------------------------| | 31:8 | - | R | Read as "0". | | | | | Operation in IDLE mode | | 7 | 12S0 | R/W | 0: Stop | | | | | 1: Operation | | | | | Transfer mode setting | | | | | 00: Transfer disabled | | | | | 01: Half duplex reception | | 6:5 | FDPX[1:0] | R/W | 10: Half duplex transmission | | | | | 11: Full duplex | | | | | Specifies the transfer mode and FIFO configuration in SIO mode. | | | | | In UART mode, specify only FIFO configuration. | | | | | Transmission operation control (Note1) (Note2) | | 4 | TXE | R/W | 0: Disabled | | | | | 1: Enabled | | | | | Interval time during continuous transfer (SIO mode) | | | | | 000: None | | | | | 001: 1 × SCLKx cycle | | | | | 010: 2 × SCLKx cycle | | | | | 011: 4 × SCLKx cycle | | | | | 100: 8 × SCLKx cycle | | 3:1 | SINT[2:0] | R/W | 101: 16 x SCLKx cycle | | | | | 110: 32 x SCLKx cycle | | | | | 111: 64 x SCLKx cycle | | | | | This bit is enabled when SCLKx pin output is selected as the transfer clock in SIO mode. It does not | | | | | mean in other modes. | | | | | Specifies the interval between continuous transfers when double buffer or FIFO is enabled in SIO | | | | 1 | mode. | | 0 | - | R/W | Write as "0". | Note1: After setting SCxMOD0, SCxMOD1, SCxMOD2, set SCxMOD1<TXE>. Note2: Do not set SCxMOD1<TXE> to "0" during transmission. Note3: When SCxEN<SIOE> is set to "0" (disabling SIO/UART operation) or SCxMOD1<I2S0> is set to "0" and operation mode enters to IDLE mode (disabling operation in IDLE mode), re-set SCxTFC after releasing IDLE mode. 244 / 609 # 11.3.9. SCxMOD2 (Mode Control Register 2) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|-------|-------|-------|-------|-------|------|-----|-----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | TBEMP | RBFLL | TXRUN | SBLEN | DRCHG | WBUF | SWI | RST | | After reset | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | | | Function | | | | |------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 31:8 | - | R | Read as "0". | | | | | | | 7 | ТВЕМР | R | buffer is transferred state, this bit is set | the buffer empty s<br>to the transmission<br>to "1". And when t | tate of the transmission buffer. When data in the transmission on shift register and transmission buffer becomes buffer empty ransmission data is written to the transmission buffer, this bit is led, this flag has no meaning. | | | | | 6 | RBFLL | R | Reception buffer full flag 0: Buffer empty 1: Buffer full This flag indicates the buffer full state of the reception buffer. When the reception operation is completed and data is stored in the reception buffer from the reception shift register, this bit is set to '1". And when the received data is read from the reception buffer, this bit is set to "0". When double buffer is disabled, this flag has no meaning. | | | | | | | 5 | TXRUN | R | Transmission opera 0: Stop 1: Operation This flag indicates to SCxMOD2 <txrun <txrun="" scxmod2=""> 1</txrun> | ransmission operat | tion. TEBEMP> indicate the following conditions. Transmission status Transmission operation in progress | | | | | | | | | 1 | End of transmission | | | | | | | | 0 | 0 | Transmission buffer contains the next data and waits for transmission | | | | | 4 | SBLEN | R/W | Transmission STOF 0: 1 bit 1: 2 bits Selects the transmi SCxMOD2 <sblen:< td=""><td>ssion STOP bit le</td><td>on (UART mode) ngth. The reception STOP bit length is only 1 bit regardless of</td></sblen:<> | ssion STOP bit le | on (UART mode) ngth. The reception STOP bit length is only 1 bit regardless of | | | | | 3 | DRCHG | R/W | Transfer direction so<br>0: LSB first<br>1: MSB first | election | ode. In UART mode, set SCxMOD2 <drchg> to "0".</drchg> | | | | | 2 | WBUF | R/W | is selected as the transfer clock for In UART mode, it is available who | en Transmitting. nput selected in SIO mode or reception in UART mode, double buffer | |-----|------------|-----|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------| | | | | Software reset Writing "10" → "01" in this order of the following bits are initialized by FIFO are initialized. (Note1) (Note | y a software reset: In addition, the transmission/reception circuit and | | 1:0 | SWRST[1:0] | R/W | Register name | Bit | | | 2 | | SCxMOD0 | <rxe></rxe> | | | | | SCxMOD1 | <txe></txe> | | | | | SCxMOD2 | <tbemp>, <rbfll>, <txrun></txrun></rbfll></tbemp> | | | | | SCxCR | <oerr>, <perr>, <ferr></ferr></perr></oerr> | Note1: To perform a software reset during transfer operation, perform this procedure twice consecutively. Note2: Two clocks are required after the instruction is executed to complete the software reset operation. 246 / 609 ## 11.3.10. SCxRFC (Reception FIFO Configuration Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|------|------|----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | RFCS | RFIS | - | - | - | - | R | IL | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | | Function | | | | | | |------|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--|--|--|--| | 31:8 | - | R | Read as "0". | | | | | | | | | | R | Read as "0". Read as "0". FIFO for reception clearing control (Note) 0: Don't care 1: Clear Writing "1" initializes the used FIFO and read pointer. And initializes SCxRST <rlvl[2:0]> to "000". Interrupt generation condition select when FIFO is enabled 0: FIFO level reaches to FILL level. 1: FIFO level reaches to FILL level or exceeds FILL level when new data is read.</rlvl[2:0]> | | | | | | | | 7 | RFCS | W | 0: Don't care | ead as "0". Pro for reception clearing control (Note) 10: Don't care 11: Clear 11: Clear 12: Initializes the used FIFO and read pointer. And initializes SCxRST <rlvl[2:0]> to "000". 13: Iterrupt generation condition select when FIFO is enabled 14: Or FIFO level reaches to FILL level. 15: FIFO level reaches to FILL level or exceeds FILL level when new data is read. 16: Iterrupt generation condition select when FIFO is enabled 17: FIFO level reaches to FILL level at which an interrupt is generated is set. 18: SCxRFC RIL[1:0]&gt;</rlvl[2:0]> | | | | | | | | | | Writing "1" initializ | ad as "0". ad as "0". O for reception clearing control (Note) : Don't care : Clear ting "1" initializes the used FIFO and read pointer. And initializes SCxRST <rlvl[2:0]> to "000". errupt generation condition select when FIFO is enabled : FIFO level reaches to FILL level. : FIFO level reaches to FILL level or exceeds FILL level when new data is read. ad as "0". en FIFO is enabled, FILL level at which an interrupt is generated is set. SCxRFC Half duplex Full duplex 00 Full Full 01 1 byte 1 byte</rlvl[2:0]> | | | | | | | 6 | RFIS | R/W | 0: FIFO level re | aches to FILL level. | when new data is read. | | | | | | 5:2 | - | R | Read as "0". | | | | | | | | | | | When FIFO is ena | abled, FILL level at which an interrupt is ge | enerated is set. | | | | | | | | | | Half duplex | Full duplex | | | | | | 1:0 | DII IA O | R/W | 00 | Full | Full | | | | | | 1:0 | RIL[1:0] | R/VV | 01 | 1 byte | 1 byte | | | | | | | | | 10 | 2 bytes | Full | | | | | | | | | 11 | FO for reception clearing control (Note) D: Don't care 1: Clear iting "1" initializes the used FIFO and read pointer. And initializes SCxRST <rlvl[2:0]> to "000". errupt generation condition select when FIFO is enabled D: FIFO level reaches to FILL level. 1: FIFO level reaches to FILL level or exceeds FILL level when new data is read. ad as "0". The FIFO is enabled, FILL level at which an interrupt is generated is set. SCxRFC RIL[1:0]&gt; Half duplex Full duplex 1 byte 1 byte 1 byte 1 byte Full</rlvl[2:0]> | | | | | | Note: When FIFO is enabled, clear FIFO for transmission/reception after setting the transfer mode of the SIO/UART (SCxMOD1<FDPX[1:0]>) and FIFO is enabled (set SCxFCNF<CNFG> to "1"). #### 11.3.11. SCxTFC (Transmission FIFO Configuration Register) (Note2) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|------|------|----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | TFCS | TFIS | - | - | - | - | Т | L | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | | | |------|------------|------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--|--| | 31:8 | - | R | Read as "0". | | | | | | | | | R | Read as "0". | | | | | | | 7 | TFCS | W | 0: Don't care<br>1: Clear | ad as "0". FO for transmission clearing control (Note1) D: Don't care I: Clear Iting "1" initializes the used FIFO and the write pointer. And initializes SCxTST <tlvl[2:0]> to "000 errupt generation condition selection when FIFO is enabled D: FIFO level reaches to FILL level. II: FIFO level reaches to FILL level or does not reach to FILL level when new data is written. ad as "0". Then FIFO is enabled, FILL level at which an interrupt is generated is set. SCxTFC Half duplex Full duplex The property of of</tlvl[2:0]> | | | | | | 6 | TFIS | R/W | Interrupt generation 0: FIFO level re | nterrupt generation condition selection when FIFO is enabled 0: FIFO level reaches to FILL level. | | | | | | 5:2 | - | R | Read as "0". | | | | | | | | | | When FIFO is ena | abled, FILL level at which an interrupt is ge | enerated is set. | | | | | | | | | Half duplex | Full duplex | | | | | 4.0 | TU [4:0] | DAM | 00 | Empty | Empty | | | | | 1:0 | TIL[1:0] | R/W | 01 | 1 byte | 1 byte | | | | | | | | 10 | 2 bytes | Empty | | | | | | | | 11 | 3 bytes | 1 byte | | | | Note1: When FIFO is used, clear FIFO for transmission/reception after setting the transfer mode of the SIO/UART (SCxMOD1<FDPX[1:0]>) and FIFO is enabled (set SCxFCNF<CNFG> to "1"). Note2: When SIO/UART operation is disabled (set SCxEN<SIOE> to "0") or SCxMOD1<I2S0> is set to "0", re-set SCxTFC after operation mode enters to IDLE mode (operation disabled during IDLE mode). # 11.3.12. SCxRST (Reception FIFO Status Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|-----|----|----|----|----|----|------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | _ | ă. | _ | 4 | | • | 4 | • | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | ROR | - | - | - | - | 2 | RLVL | U | | Bit | Bit Symbol | Туре | Function | | | | |------|------------|------|-----------------------------------------------------------------------------------------------|--|--|--| | 31:8 | - | R | Read as "0". | | | | | 7 | ROR | R | Overrun error when FIFO is enabled (Note) 0: No error occurs. 1: Error occurs. | | | | | 6:3 | - | R | Read as "0". | | | | | 2:0 | RLVL[2:0] | R | FILL level of FIFO for reception 000: 0 bytes 001: 1 byte 010: 2 bytes 011: 3 bytes 100: FULL | | | | Note: SCxRST<ROR> is set to "0" when SCxBUF is read. # 11.3.13. SCxTST (Transmission FIFO Status Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |---------------|-------|----|----|----|----|------|------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Dit av mak al | T. 10 | | | | _ | TLVL | | | | Bit symbol | TUR | - | - | - | - | | ILVL | | | Bit | Bit Symbol | Туре | Function | | | | |------|------------|------|---------------------------------------------------------------------------------------------------|--|--|--| | 31:8 | - | R | Read as "0". | | | | | 7 | TUR | R | Underrun error when FIFO is enabled (Note) 0: No error occurs. 1: Error occurs. | | | | | 6:3 | - | R | Read as "0". | | | | | 2:0 | TLVL[2:0] | R | FILL level of FIFO for transmission 000: Empty 001: 1 byte 010: 2 bytes 011: 3 bytes 100: 4 bytes | | | | Note: SCxTST<TUR> is set to "0" when SCxBUF is written. # 11.3.14. SCxFCNF(FIFO Configuration Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|------|------|------|---------|------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | RFST | TFIE | RFIE | RXTXCNT | CNFG | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | | |------|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 31:8 | - | R | Read as "0". | | | | | | 7:5 | - | R/W | Write as "0". | | | | | | 4 | RFST | R/W | Setting the number of byte of FIFO which is used during reception (Note1) 0: Maximum 1: Same as FILL level of FIFO for reception When this bit is set to "0", the largest number of bytes of FIFO which is configured can be used. When this bit is set to "1", the number of bytes of FILL level which is set by SCxRFC <ril[1:0]> can be used. Refer to SCxFCNF<cnfg> for the number of bytes of FIFO which can be used.</cnfg></ril[1:0]> | | | | | | 3 | TFIE | R/W | Transmission interrupt generation control when FIFO is enabled during transmission 0: Disabled 1: Enabled This bit disables or enables transmission interrupt generation when FIFO is enabled. | | | | | | 2 | RFIE | R/W | Reception interrupt generation control when FIFO is enabled during reception 0: Disabled 1: Enabled This bit disables or enables reception interrupt generation when FIFO is enabled. | | | | | | 1 | RXTXCNT | R/W | Automatic disabling control of SCxMOD0 <rxe>/SCxMOD1<txe> 0: Disabled 1: Enabled The SIO/UART operates as shown below according to the transfer mode. Transfer Mode Half duplex reception Half duplex transmission Half duplex transmission When the specified number of bytes of data is stored in the reception register, reception buffer, and FIFO, SCxMOD0<rxe> is automatically "0" and reception operation is disabled. When all data in FIFO, transmission buffer, and transmission shift regist transmitted, SCxMOD1<txe> is automatically set to "0" and the transmoperation is disabled. When the condition either half-duplex reception or half-duplex transmiss satisfied, both SCxMOD1<txe> and SCxMOD0<rxe> are automatically "0" and transmission/reception operation is disabled.</rxe></txe></txe></rxe></txe></rxe> | | | | | | 0 | CNFG | R/W | Enable FIFO control (Note2) 0: Disabled 1: Enabled According to the transfer mode, FIFO configuration is as follows: Transfer Mode FIFO configuration | | | | | Note1: The number of bytes of FIFO which is used during transmission is always the largest byte. 252 / 609 Note2: The FIFO cannot be used in 9-bit UART mode. #### 11.4. Mode Table 11.2 shows modes and data formats. Table 11.2 Modes and Data Formats | Mode | Туре | Data<br>length | Transfer direction | Parity bit addition | STOP bit length | |--------|-------------------------------------------------|----------------|---------------------------|---------------------|-------------------------------------------------| | Mode 0 | Synchronous<br>communication mode<br>(SIO mode) | 8 bits | LSB first or<br>MSB first | - | - | | Mode 1 | Asynchronous | 7 bits | | ✓ | | | Mode 2 | communication mode | 8 bits | LSB first | ✓ | Transmission: 1 bit or 2 bits Reception: 1 bit | | Mode 3 | (UART mode) | 9 bits | | - | πτουσριίοπ. Τοπ | <sup>✓:</sup> Available, -: Not available Mode 0 is SIO mode and is used to extend the I/O. Transmission and reception data is in synchronization with SCLKx pin. SCLKx pin can be used for input/output. The transfer direction is selected from LSB first or MSB first. Both parity bit addition and STOP bit addition are not supported. Modes 1 to 3 are UART modes. Transfer direction is LSB first only. In mode 1 and mode 2, parity bit can be added. In mode 3, the parity bit cannot be added because the data length is 9 bits. STOP bit can be added. STOP bit for transmission can be selected from 1 bit or 2 bits. STOP bit length for reception is 1 bit only. Mode 3 supports the wake-up function for the master controller to activate the slave controller in serial link (multi-controller system). 253 / 609 #### 11.5. Data Format #### 11.5.1. Data Format List Figure 11.2 shows a data format. Figure 11.2 Data Format #### 11.5.2. Parity Bit Control In mode 1 and mode 2, parity bit can be added to the transfer data. When SCxCR<PE> is set to "1", parity bit addition is enabled. A parity bit odd or even is selected by SCxCR<EVEN>. ## 11.5.2.1. During Transmission During transmission, the parity control circuit automatically generates a parity bit for the buffer register data. In mode 1, parity bit is stored in SCxBUF<TB7>. In mode 2, parity bit is stored in SCxMOD0<TB8>. SCxCR<PE> and SCxCR<EVEN> should be set before writing transmission data to the buffer registers. #### 11.5.2.2. During Reception During reception, the parity control circuit automatically generates a parity bit when data is stored in the reception buffer register from the reception shift register. In mode 1, SCxBUF<RB7> is compared with the generated parity bit. In mode 2, SCxCR<RB8> is compared with the generated parity bit. A parity error occurs when the compared result is not matched, and SCxCR<PERR> is set to "1". When using FIFO, SCxCR<PERR> indicates that a parity error has occurred on any of the reception data. # 11.5.3. STOP Bit Length When the serial transfer mode is UART mode, STOP bit length for transmission is selected from 1 bit or 2 bits by SCxMOD2<SBLEN>. STOP bit length for reception is only 1 bit regardless of SCxMOD2<SBLEN>. # 11.6. Clock Control ## 11.6.1. Prescaler A 7-bit prescaler is built-in to generate a 2/8/32/128 divided clock of $\Phi$ T0. The input clock $\Phi$ T0 of the prescaler is selected from fgear and fc by CGSYSCR in the clock/mode control circuit. The conditions to use the clock that is generated by the prescaler are as follows. SIO mode Set SCxCR<IOC> to "0" to select SCLKx pin output as the transfer clock. UART mode Set SCxMOD0<SC[1:0]> to "01" to select the baud rate generator as the serial transfer clock. 256 / 609 Table 11.3 and Table 11.4 show the resolution of the output clock from the prescaler. Table 11.3 Resolution of Output Clock from Prescaler (fc = 80MHz) (1/2) | CGSYSCR | CGSYSCR | CGSYSCR | Res | olution of output | clock from presc | aler | |-----------------|-------------------------|-------------------------|--------------------------------|--------------------------------|---------------------------------|---------------------------------| | <fpsel></fpsel> | <gear[2:0]></gear[2:0]> | <prck[2:0]></prck[2:0]> | ФТ1 | ФТ4 | ФТ16 | ФТ64 | | | | 000 (fperiph / 1) | - | 0.1µs (fc / 2 <sup>3</sup> ) | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | | | | 001 (fperiph / 2) | 0.05µs (fc / 2 <sup>2</sup> ) | 0.2µs (fc / 2 <sup>4</sup> ) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 28) | | | 000 (fa) | 010 (fperiph / 4) | 0.1µs (fc / 2 <sup>3</sup> ) | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | | | 000 (fc) | 011 (fperiph / 8) | 0.2µs (fc / 2 <sup>4</sup> ) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 28) | 12.8µs (fc / 2 <sup>10</sup> ) | | | | 100 (fperiph / 16) | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | 25.6µs (fc / 2 <sup>11</sup> ) | | | | 101 (fperiph / 32) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 28) | 12.8µs (fc / 2 <sup>10</sup> ) | 51.2µs (fc / 2 <sup>12</sup> ) | | | | 000 (fperiph / 1) | - | 0.2µs (fc / 2 <sup>4</sup> ) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 28) | | | | 001 (fperiph / 2) | 0.1µs (fc / 2 <sup>3</sup> ) | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | | | 100 (fo / 2) | 010 (fperiph / 4) | 0.2µs (fc / 2 <sup>4</sup> ) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 28) | 12.8µs (fc / 2 <sup>10</sup> ) | | | 100 (fc / 2) | 011 (fperiph / 8) | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | 25.6µs (fc / 2 <sup>11</sup> ) | | | | 100 (fperiph / 16) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 28) | 12.8µs (fc / 2 <sup>10</sup> ) | 51.2µs (fc / 2 <sup>12</sup> ) | | | | 101 (fperiph / 32) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | 25.6µs (fc / 2 <sup>11</sup> ) | 102.4µs (fc / 2 <sup>13</sup> ) | | | | 000 (fperiph / 1) | - | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | | | | 001 (fperiph / 2) | 0.2µs (fc / 2 <sup>4</sup> ) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 28) | 12.8µs (fc / 2 <sup>10</sup> ) | | 0 (5 ) | 404 (5 (4) | 010 (fperiph / 4) | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | 25.6µs (fc / 2 <sup>11</sup> ) | | 0 (fgear) | 101 (fc / 4) | 011 (fperiph / 8) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 28) | 12.8µs (fc / 2 <sup>10</sup> ) | 51.2µs (fc / 2 <sup>12</sup> ) | | | | 100 (fperiph / 16) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | 25.6µs (fc / 2 <sup>11</sup> ) | 102.4µs (fc / 2 <sup>13</sup> ) | | | | 101 (fperiph / 32) | 3.2µs (fc / 2 <sup>8</sup> ) | 12.8µs (fc / 2 <sup>10</sup> ) | 51.2µs (fc / 2 <sup>12</sup> ) | 204.8µs (fc / 2 <sup>14</sup> ) | | | | 000 (fperiph / 1) | - | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 28) | 12.8µs (fc / 2 <sup>10</sup> ) | | | | 001 (fperiph / 2) | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | 25.6µs (fc / 2 <sup>11</sup> ) | | | 110 (5- / 0) | 010 (fperiph / 4) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 28) | 12.8µs (fc / 2 <sup>10</sup> ) | 51.2µs (fc / 2 <sup>12</sup> ) | | | 110 (fc / 8) | 011 (fperiph / 8) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | 25.6µs (fc / 2 <sup>11</sup> ) | 102.4µs (fc / 2 <sup>13</sup> ) | | | | 100 (fperiph / 16) | 3.2µs (fc / 2 <sup>8</sup> ) | 12.8µs (fc / 2 <sup>10</sup> ) | 51.2µs (fc / 2 <sup>12</sup> ) | 204.8µs (fc / 2 <sup>14</sup> ) | | | | 101 (fperiph / 32) | 6.4µs (fc / 2 <sup>9</sup> ) | 25.6µs (fc / 2 <sup>11</sup> ) | 102.4µs (fc / 2 <sup>13</sup> ) | 409.6µs (fc / 2 <sup>15</sup> ) | | | | 000 (fperiph / 1) | - | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | 25.6µs (fc / 2 <sup>11</sup> ) | | | | 001 (fperiph / 2) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 28) | 12.8µs (fc / 2 <sup>10</sup> ) | 51.2µs (fc / 2 <sup>12</sup> ) | | | 111 (fo (10) | 010 (fperiph / 4) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | 25.6µs (fc / 2 <sup>11</sup> ) | 102.4µs (fc / 2 <sup>13</sup> ) | | | 111 (fc /16) | 011 (fperiph / 8) | 3.2µs (fc / 28) | 12.8µs (fc / 2 <sup>10</sup> ) | 51.2µs (fc / 2 <sup>12</sup> ) | 204.8µs (fc / 2 <sup>14</sup> ) | | | | 100 (fperiph / 16) | 6.4µs (fc / 2 <sup>9</sup> ) | 25.6µs (fc / 2 <sup>11</sup> ) | 102.4µs (fc / 2 <sup>13</sup> ) | 409.6µs (fc / 2 <sup>15</sup> ) | | | | 101 (fperiph / 32) | 12.8µs (fc / 2 <sup>10</sup> ) | 51.2µs (fc / 2 <sup>12</sup> ) | 204.8µs (fc / 2 <sup>14</sup> ) | 819.2µs (fc / 2 <sup>16</sup> ) | Note1: Always select the output clock $\Phi$ Tn from the prescaler so that $\Phi$ Tn < fsys / 2 is satisfied ( $\Phi$ Tn becomes slower than fsys / 2). Note2: Do not change CGSYSCR<FPSEL>, CGSYSCR<GEAR[2:0]>, CGSYSCR<PRCK[2:0]> during SIO/UART operation. Note3: "-" means the prohibited setting. Table 11.4 Resolution of Output Clock from Prescaler (fc = 80MHz) (2/2) | CGSYSCR | CGSYSCR | CGSYSCR | Resolution of output clock from prescaler | | | | | |-----------------|-----------------------------------------|--------------------|-------------------------------------------|------------------------------|--------------------------------|--------------------------------|--| | <fpsel></fpsel> | <fpsel> <gear[2:0]></gear[2:0]></fpsel> | | ФТ1 | ФТ4 | ФТ16 | ФТ64 | | | | | 000 (fperiph / 1) | - | 0.1µs (fc / 2 <sup>3</sup> ) | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | | | | | 001 (fperiph / 2) | 0.05µs (fc / 2 <sup>2</sup> ) | 0.2µs (fc / 2 <sup>4</sup> ) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 2 <sup>8</sup> ) | | | | 000 (fa) | 010 (fperiph / 4) | 0.1µs (fc / 2 <sup>3</sup> ) | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | | | | 000 (fc) | 011 (fperiph / 8) | 0.2µs (fc / 2 <sup>4</sup> ) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 2 <sup>8</sup> ) | 12.8µs (fc / 2 <sup>10</sup> ) | | | | | 100 (fperiph / 16) | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | 25.6µs (fc / 2 <sup>11</sup> ) | | | | | 101 (fperiph / 32) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 2 <sup>8</sup> ) | 12.8µs (fc / 2 <sup>10</sup> ) | 51.2µs (fc / 2 <sup>12</sup> ) | | | | | 000 (fperiph / 1) | - | 0.1µs (fc / 2 <sup>3</sup> ) | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | | | | | 001 (fperiph / 2) | - | 0.2µs (fc / 2 <sup>4</sup> ) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 28) | | | | 100 (fc / 2) | 010 (fperiph / 4) | 0.1µs (fc / 2 <sup>3</sup> ) | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | | | | 100 (10 / 2) | 011 (fperiph / 8) | 0.2µs (fc / 2 <sup>4</sup> ) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 2 <sup>8</sup> ) | 12.8µs (fc / 2 <sup>10</sup> ) | | | | | 100 (fperiph / 16) | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | 25.6µs (fc / 2 <sup>11</sup> ) | | | | | 101 (fperiph / 32) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 2 <sup>8</sup> ) | 12.8µs (fc / 2 <sup>10</sup> ) | 51.2µs (fc / 2 <sup>12</sup> ) | | | | | 000 (fperiph / 1) | - | - | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | | | | | 001 (fperiph / 2) | - | 0.2µs (fc / 2 <sup>4</sup> ) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 28) | | | 1 (fo) | 101 (fo / 4) | 010 (fperiph / 4) | - | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | | | 1 (fc) | 101 (fc / 4) | 011 (fperiph / 8) | 0.2µs (fc / 2 <sup>4</sup> ) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 2 <sup>8</sup> ) | 12.8µs (fc / 2 <sup>10</sup> ) | | | | | 100 (fperiph / 16) | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | 25.6µs (fc / 2 <sup>11</sup> ) | | | | | 101 (fperiph / 32) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 2 <sup>8</sup> ) | 12.8µs (fc / 2 <sup>10</sup> ) | 51.2µs (fc / 2 <sup>12</sup> ) | | | | | 000 (fperiph / 1) | - | - | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | | | | | 001 (fperiph / 2) | • | - | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 28) | | | | 110 (fc / 8) | 010 (fperiph / 4) | - | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | | | | 110 (10 / 8) | 011 (fperiph / 8) | - | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 2 <sup>8</sup> ) | 12.8µs (fc / 2 <sup>10</sup> ) | | | | | 100 (fperiph / 16) | 0.4µs (fc / 2 <sup>5</sup> ) | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | 25.6µs (fc / 2 <sup>11</sup> ) | | | | | 101 (fperiph / 32) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 2 <sup>8</sup> ) | 12.8µs (fc / 2 <sup>10</sup> ) | 51.2µs (fc / 2 <sup>12</sup> ) | | | | | 000 (fperiph / 1) | - | - | - | 1.6µs (fc / 2 <sup>7</sup> ) | | | | | 001 (fperiph / 2) | - | - | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 2 <sup>8</sup> ) | | | | 111 (fo /16) | 010 (fperiph / 4) | - | - | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | | | | 111 (fc /16) | 011 (fperiph / 8) | - | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 2 <sup>8</sup> ) | 12.8µs (fc / 2 <sup>10</sup> ) | | | | | 100 (fperiph / 16) | - | 1.6µs (fc / 2 <sup>7</sup> ) | 6.4µs (fc / 2 <sup>9</sup> ) | 25.6µs (fc / 2 <sup>11</sup> ) | | | | | 101 (fperiph / 32) | 0.8µs (fc / 2 <sup>6</sup> ) | 3.2µs (fc / 2 <sup>8</sup> ) | 12.8µs (fc / 2 <sup>10</sup> ) | 51.2µs (fc / 2 <sup>12</sup> ) | | Note1: Always select the output clock $\Phi$ Tn from the prescaler so that $\Phi$ Tn < fsys / 2 is satisfied ( $\Phi$ Tn becomes slower than fsys / 2). 258 / 609 Note2: Do not change CGSYSCR<FPSEL>, CGSYSCR<GEAR[2:0]>, CGSYSCR<PRCK[2:0]> during SIO/UART operation. Note3: "-" means the prohibited setting. #### 11.6.2. Serial Clock Generation Circuit This circuit generates the transmission/reception clock (SIOCLK). It consists of a baud rate generator and a clock selection circuit. #### 11.6.2.1. Baud Rate Generator The baud rate generator is the circuit which is used to generate clocks that determine SIO/UART transfer rate. The baud rate generator input clock is divided by the divider circuit to output the baud rate generator output clock. #### (1) Baud rate generator input clock The input clock of the baud rate generator is selected from the 2/8/32/128 divided clock output from the prescaler. The divided clocks are selected by SCxBRCR<BR0CK[1:0]>. #### (2) Baud rate generator output clock The divider circuit consists of an N divider circuit and an $N + \frac{(16-K)}{16}$ divider circuit. The divide value is set by SCxBRCR<BRADDE>, <BR0S[3:0]>, SCxBRADD<BR0K>. Table 11.5 shows the division setting and divider values which can be used for each serial transfer mode. Table 11.5 Settable Division Values | Serial Transfer<br>Mode | Division setting<br>SCxBRCR <bradde></bradde> | Divide value "N"<br>SCxBRCR <br0s[3:0]></br0s[3:0]> | Divide value "K"<br>SCxBRADD <br0k></br0k> | |-------------------------|---------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------| | SIO mode | 0: N + $\frac{(16 - K)}{16}$ division disabled (N division is used) | 1 to 16 (Note) | No meaning | | UART mode | 0: N + $\frac{(16 - K)}{16}$ division disabled (N division is used) | 1 to 16 | No meaning | | | 1: N + $\frac{(16 - K)}{16}$ division enable | 2 to 15 | 1 to 15 | Note: The division by 1 can be used only when the double buffer is enabled. #### 11.6.2.2. Clock Selection Circuit This circuit selects the clock depending on the serial transfer mode. Serial transfer mode is specified by SCxMOD0<SM[1:0]>. The baud rate generator output clock in SIO mode is specified by SCxCR<IOC> and SCxCR<SCLKS>. The baud rate generator output clock in UART mode is specified by SCxMOD0<SC[1:0]>. #### (1) Transfer clock in SIO mode Table 11.6 shows register setting for transfer clocks that can be used in SIO mode. Table 11.6 Register Settings for Transfer Clock that Can be Used in SIO Mode | Serial transfer Mode<br>SCxMOD0 <sm[1:0]></sm[1:0]> | I INNI IT/ALITALIT SAIACTIAN | Clock edge selection<br>SCxCR <sclks></sclks> | Transfer clock | |-----------------------------------------------------|------------------------------|-----------------------------------------------|---------------------------------------------------| | | 0: SCL Ky nin quitnut | 0: Transmission: Falling edge | Clock which is divided baud rate generator output | | | 0: SCLKx pin output | Reception: Rising edge | clock by 2 | | 00: SIO mode | 1: SCLKx pin input | 0: Transmission: Falling edge | | | | | Reception: Rising edge | SCI Ky pin input alook | | | | 1: Transmission: Rising edge | SCLKx pin input clock | | | | Reception: Falling edge | | The maximum frequency of the transfer clock is shown below. Note: Set the clock so that the AC electrical characteristics in chapter 24 Electrical Characteristics are satisfied. - Clock/mode control circuit setting - fc = 80MHz - fgear = 80MHz (CGSYSCR<GEAR[2:0]>= "000", selects fc) - fperiph = 80MHz (CGSYSCR<FPSEL>= "0", selects fgear) - $\Phi$ T0 = 80MHz (CGSYSCR<PRCK[2:0]>= "000", selects the clock which is divided fperiph by one) - When using SCLKx pin output for the transfer clock - Setting SIO/UART when double buffer is enabled - Prescaler output clock selection (SCxBRCR<BR0CK[1:0]>="00", selects ΦT1) = 40MHz - Divide value "N" (SCxBRCR<BR0S[3:0]>= "0001", divided by 1), divider output = 40MHz When double buffer is enabled, the divide value "N" can be set to "1". - SIOCLK (divider output frequency / 2) = 20MHz - Setting SIO/UART when double buffer is disabled - Prescaler output clock (SCxBRCR<BR0CK[1:0]>="00", selects $\Phi$ T1) = 40MHz - Divide vale "N" (SCxBRCR<BR0S[3:0]>= "0010", divided by 2), divider output = 20MHz When double buffer is disabled, the minimum value to which the divide value "N" can be set is "2". - SIOCLK (divider output frequency / 2) = 10MHz - When using SCLKx pin input as the transfer clock - Setting SIO/UART when double buffer is enabled - SCLKx pin input transfer clock cycle > 6 / fsys The maximum frequency of the transfer clock is less than f<sub>SCLKx</sub> = 80MHz / 6 = 13.3MHz@fsys = 80MHz. - Setting SIO/UART when double buffer is disabled - SCLKx pin input transfer clock cycle > 8 / fsys The maximum frequency of the transfer clock is less than f<sub>SCLKx</sub> = 80MHz / 8 = 10MHz@fsys = 80MHz. (2) Transfer clock in UART mode Table 11.7 shows the register settings for SIOCLK clock which can be used in UART mode. In UART mode, the reception/transmission counter divides SIOCLK clock selected in SCxMOD0<SC[1:0]> by 16. Table 11.7 Register Settings for SIOCLK Clock which Can be Used in UART Mode | Mode<br>SCxMOD0 <sm[1:0]></sm[1:0]> | SIOCLK clock selection<br>SCxMOD0 <sc[1:0]></sc[1:0]> | |-------------------------------------|-------------------------------------------------------| | | 00: TMRB TBxOUT | | 01: UART mode | 01: Baud rate generator | | 10: UART mode | 10: fsys | | 11: UART mode | 11: SCLKx pin input | The baud rate for each SIOCLK clock selected in SCxMOD0<SC[1:0]> is shown below. When using TMRB TBxOUT When using TMRB TBxOUT, select the UC source clock beforehand, and set TBxFF0 output invert when matching the UC and TBxRG1. The baud rate calculation formula when ΦT1 is selected as the UC source clock is shown below. Baud rate calculation formula: Table 11.8 shows examples of baud rate when using TMRB TBxOUT with the clock setting shown below. - Clock/mode control circuit setting - fc = 80MHz, 9.8304MHz, 8MHz - fgear = 80MHz, 9.8304MHz, 8MHz (CGSYSCR<GEAR[2:0]>= "000", selects fc) - fperiph = 80MHz, 9.8304MHz, 8MHz (CGSYSCR<FPSEL>= "0", selects fgear) - ΦT0 = 80MHz, 9.8304MHz, 8MHz (CGSYSCR<PRCK[2:0]>= "000", selects the clock which is divided fperiph by one) ## - TMRB setting • UC source clock = 40MHz, 4.9152MHz, 4MHz (TBxMOD<TBCLK[1:0]>= "01", selects $\Phi$ T1) Table 11.8 Example of Baud Rate in UART Mode. (Unit: kbps) | TDvDC4 cotting | fc (MHz) | | | | | |----------------|----------|--------|--------|--|--| | TBxRG1 setting | 80 | 9.8304 | 8 | | | | 0x0001 | 625.0 | 76.8 | 62.5 | | | | 0x0002 | 312.5 | 38.4 | 31.25 | | | | 0x0003 | - | 25.6 | - | | | | 0x0004 | 156.25 | 19.2 | 15.625 | | | | 0x0005 | 125.0 | 15.36 | 12.5 | | | | 0x0006 | - | 12.8 | - | | | | 0x0008 | 78.125 | 9.6 | - | | | | 0x000A | 62.5 | 7.68 | 6.25 | | | | 0x0010 | 39.025 | 4.8 | - | | | | 0x0014 | 31.25 | 3.84 | 3.125 | | | 264 / 609 • When using the baud rate generator The maximum baud rate when using the baud rate generator is shown below. - Clock/mode control circuit setting - fc = 80MHz - fgear = 80MHz (CGSYSCR<GEAR[2:0]>= "000", selects fc) - fperiph = 80MHz (CGSYSCR<FPSEL>= "0", selects fgear) - $\Phi$ T0 = 80MHz (CGSYSCR<PRCK[2:0]>= "000", selects the clock which is divided fperiph by one) - SIO/UART setting - $\Phi$ T1 = 40MHz (SCxBRCR<BR0CK[1:0]>= "00", selects $\Phi$ T1) - When SCxBRCR<BRADDE> is set to "0" When the divide value "N" is set to "1", SIOCLK is 40MHz. The baud rate is 2.5Mbps when SIOCLK is divided by 16. - When SCxBRCR<BRADDE> is set to "1" When the divide value "N" is set to "2" and the divide value "K" is set to "15", SIOCLK is 19.4MHz. The baud rate is 1.2Mbps when SIOCLK is divided by 16. Table 11.9 shows examples of baud rate when the baud rate generator is used for below settings. - Clock/mode control circuit setting - fc = 9.8304MHz - fgear = 9.8304MHz (CGSYSCR<GEAR[2:0]>= "000", selects fc) - fperiph = 9.8304MHz (CGSYSCR<FPSEL>= "0", selects fgear) - ΦT0 = 4.9152MHz (CGSYSCR<PRCK[2:0]>= "001", selects the clock which is divided fperiph by two) - SIO/UART setting - When SCxBRCR<BRADDE> is set to "0" Table 11.9 Example Baud Rate in UART Mode (Unit: kbps) | fc (MHz) | Divide value "N" (SCxBRCR <brs[3:0]>)</brs[3:0]> | ΦT1<br>(ΦT0 / 2) | ΦT4<br>(ΦT0 / 8) | ФТ16<br>(ФТ0 / 32) | ФТ64<br>(ФТ0 / 128) | |----------|--------------------------------------------------|------------------|------------------|--------------------|---------------------| | | 0010: 2 | 76.800 | 19.200 | 4.800 | 1.200 | | 0.920400 | 0100: 4 | 38.400 | 9.600 | 2.400 | 0.600 | | 9.830400 | 1000: 8 | 19.200 | 4.800 | 1.200 | 0.300 | | | 0000: 16 | 9.600 | 2.400 | 0.600 | 0.150 | 265 / 609 2023-07-31 Rev.1.3 - When using SCLKx pin - SCLKx pin input cycle > 2 / fsys Since SIOCLK is less than 40MHz, the maximum baud rate is 40MHz / 16 = less than 2.5Mbps. - When using fsys Since fsys is up to 80MHz, the maximum baud rate is 80 / 16 = 5Mbps. # 11.7. Transmission/Reception Buffers and FIFO ## 11.7.1. Block Diagram The configuration of the transmission/reception buffers and FIFO is shown in Figure 11.3. To use the transmission/reception buffers and FIFO, the registers of SIO/UART must be set beforehand. In addition, FIFO configuration depends on the transfer mode. Figure 11.3 Configuration of Transmission/Reception Buffers and FIFO ## 11.7.2. Transmission/Reception Buffers The transmission/reception buffers can be selected to enable or disable the double buffer. Enabling or disabling the double buffer is specified by SCxMOD2<WBUF>. When SCLKx pin input is used as the transfer clock of reception in SIO mode, or when reception in UART mode, double buffer is enabled regardless of the setting of SCxMOD2<WBUF>. Otherwise, enabling or disabling the double buffer depends on the setting of SCxMOD2<WBUF>. Table 11.10 shows the relationship between serial transfer mode and buffer configuration. Table 11.10 Serial Transfer Mode and Buffer Configuration | Carial Transfer | <b>f</b> ools | SCxMOD2 <wbuf></wbuf> | | | |----------------------|---------------|------------------------|-----------------------|--| | Serial Transfer Mode | | 0 | 1 | | | LIADT made | Transmission | Double buffer disabled | Double buffer enabled | | | UART mode | Reception | Double buffer enabled | Double buffer enabled | | | SIO mode | Transmission | Double buffer disabled | Double buffer enabled | | | (SCLKx pin input) | Reception | Double buffer enabled | Double buffer enabled | | | SIO mode | Transmission | Double buffer disabled | Double buffer enabled | | | (SCLKx pin output) | Reception | Double buffer disabled | Double buffer enabled | | #### 11.7.3. FIFO In addition to double buffer, 4 bytes FIFO can be used. To enable FIFO, set SCxMOD2<WBUF> to "1" and SCxFCNF<CNFG> to "1". FIFO configuration is set in SCxMOD1<FDPX[1:0]>. Note: When FIFO is used, be sure to clear FIFO for transmission/reception after setting the transfer mode of the SIO/UART (half duplex or full duplex) and FIFO is enabled (set SCxFCNF<CNFG> to "1"). Table 11.11 shows the relationship between the transfer mode and FIFO configuration. Transfer modeSCxMOD1<FDPX[1:0]>Reception FIFOTransmission FIFOHalf duplex reception014 bytes-Half duplex transmission10-4 bytes 2 bytes 2 bytes 11 Table 11.11 Transfer Mode and FIFO Configuration # 11.8. Status Flag Full duplex SCxMOD2<RBFLL> is a flag which indicates the reception buffer full. This flag is set to "1" when data is stored in the reception buffer from the reception shift register after data reception is completed. This bit is set to "0" when the reception buffer is read. 268 / 609 SCxMOD2<TBEMP> is a flag that indicates transmission buffer empty. This flag is set to "1" when data is transferred from the transmission buffer to the transmission shift register. This flag is set to "0" when data is written to the transmission buffer. These status flags have meaning only when double buffer is enabled. # 11.9. Error Flags These flags are cleared to "0" when SCxCR is read. Table 11.12 Error Flags | Serial Transfer Mode | Flag | | | | | |--------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------|---------------------|--|--| | Serial fransier mode | SCxCR <oerr></oerr> | SCxCR <perr></perr> | SCxCR <ferr></ferr> | | | | UART mode | Overrun error | Parity error | Framing error | | | | SIO mode<br>(SCLKx pin input) | Overrun error | Underrun error (Double buffer enabled or Double buffer and FIFO enabled) "0" (Double buffer and FIFO are disabled.). | "0" | | | | SIO mode<br>(SCLKx pin output) | No meaning | End of transmission | "0" | | | # 11.9.1. OERR Flag An overrun error occurs in UART mode or SIO mode when the reception of the next data is completed before reading the data in the reception buffer, and OERR flag is set to "1". When FIFO is enabled, the data in the reception buffer is automatically transferred to FIFO. Therefore, OERR flag is not set to "1" until FIFO becomes full. When SCLKx pin output is used for the transfer clock in SIO mode, SCLKx pin output is stopped when all data is stored in the available reception buffer and FIFO, so OERR flag has no meaning. Note: When SCLKx pin output is used for the transfer clock in SIO mode, read SCxCR and clear OERR flag before changing the transfer mode and transfer clock. 269 / 609 #### 11.9.2. PERR Flag PERR flag indicates a parity error in UART mode, or an underrun error or completion of transmission in SIO mode. A parity error occurs when the parity bit generated from the received data differs from the received parity bit, and PERR flag is set to "1". An underrun error occurs when there is no next data to be transmitted in the double buffer or FIFO, and when the next transfer clock is input, and PERR flag is set to "1". When SCLKx pin output is used for the transfer clock in SIO mode, SCLKx pin output is automatically stopped when all data is transmitted, so an underrun error does not occur. Note: When SCLKx pin output is used for the transfer clock in SIO mode, read SCxCR to clear PERR flag before changing the transfer mode and transfer clock. ## 11.9.3. FERR Flag Framing error occurs when STOP bit is sampled near the middle of STOP bit timing in UART mode and it is "0", and FERR flags is set to "1". 270 / 609 In SIO mode, this bit is always "0". # 11.10. Reception ## 11.10.1. Reception Counter The reception counter is a 4-bit binary counter. In SIO mode, it is incremented by SIOCLK clock. In UART mode, it is increased by 16 SIOCLK clocks. ## 11.10.2. Reception Control #### 11.10.2.1. For SIO Mode When SCLKx pin output is used as the transfer clock, RXDx pin is captured at the rising edge of SCLKx pin output. When SCLKx pin input is used as the transfer clock, RXDx pin is captured at the rising or falling edge of SCLKx pin input depending on SCxCR<SCLKS> setting. # 11.10.2.2. For UART Mode The reception control circuit has a start bit detection circuit. It detects the correct start bit and starts reception operation. For data reception, RXDx pin is sampled at the 7th, 8th, and 9th clock of SIOCLK, and the received data is determined by the majority decision. #### 11.10.3. Reception Operation ## 11.10.3.1. Reception Buffer Operation The received data is stored in the reception shift register one by one, and a reception interrupt (INTRXx) is generated when reception is completed. When double buffer is enabled, the reception buffer full flag (SCxMOD2<RBFLL>) is set to "1" when the reception operation is completed and the received data is stored from the reception shift register to the reception buffer. SCxMOD2<RBFLL> is set to "0" when data is read from the reception buffer. When double buffer is disabled, SCxMOD2<RBFLL> has no meaning. Figure 11.4 Reception Buffer Operation ## 11.10.3.2. Operation of FIFO When FIFO is enabled, SCxMOD2<RBFLL> is "0" as soon as the reception data is transferred from the reception buffer to FIFO after the reception operation is completed. An interrupt is generated according to SCxRFC<RIL[1:0]> setting. The setting and operation for half duplex reception of 4-byte data are shown below. SCxMOD1<FDPX[1:0]>= "01" : Set transfer mode to half-duplex reception SCxFCNF<RFST><TFIE><RFIE> : Enable automatic disabling after reaching FILL level. <RXTXCNT><CNFG>= "10111" The number of byte of the used FIFO is same as FILL level which generates an interrupt. $SCxRFC < RIL[1:0] >= "00" \qquad : FILL \ level \ which \ generates \ an \ interrupt \ is \ set \ to \ 4 \ bytes.$ SCxRFC<RFCS><RFIS>= "11" : Clears FIFO and sets interrupt generation conditions. SCxFCNF<CNFG>= "1" : FIFO is enabled. After FIFO enable is set in the above setting, data reception starts when SCxMOD0<RXE> is set to "1". When 4-byte data is stored in FIFO, INTRXx occurs. When data is stored in the reception shift register, reception buffer, and reception FIFO, SCxMOD0<RXE> is automatically set to "0" to terminate reception. When automatic disabling after reaching FILL level is disabled in the above settings, the reception operation is continued when data in FIFO is read. Figure 11.5 Reception FIFO Operation #### 11.10.3.3. Reception in SIO Mode and SCLKx Pin Output The timing of stopping/restarting SCLKx pin output varies depending on the reception buffer and FIFO enabling/disabling. ## (1) When double buffer is disabled When data is stored in the reception shift register, SCLKx pin output is stopped. SCLKx pin output restarts when data is read from the reception buffer. #### (2) When double buffer is enabled When data is stored in both the reception shift register and reception buffer, SCLKx pin output is stopped. When data in reception buffer is read, the received data is transferred from the reception shift register to the reception buffer, and SCLKx pin output restarts. #### (3) When FIFO is enabled When data is stored in the reception shift register, reception buffer, and FIFO, SCLKx pin output is stopped. When data in FIFO is read, the received data is transferred from the reception buffer to FIFO and from the reception shift register to the reception buffer, restarts SCLKx pin output. Note that when SCxFCNF<RXTXCNT> is set to "1", SCLKx pin output is stopped and SCxMOD0<RXE> is set to "0". And the reception operation is stopped. #### 11.10.3.4. Reading Reception Data Reads data from SCxBUF regardless of whether FIFO is enabled or disabled. When FIFO is disabled, SCxMOD2<RBFLL> is set to "0" by reading. The next reception data can still be stored in the reception shift register before reading the reception buffer. The MSB is stored in SCxCR<RB8> in mode 2 with parity bit addition and mode 3. FIFO cannot be enabled in mode 3. When parity bit is added in mode 1, the parity bit cannot be stored in FIFO. But a parity error is determined for each received data, and the result is stored in SCxCR<PERR>. ## 11.10.3.5. Wake-up Function In mode 3, when SCxMOD0<WU> is set to "1" (the wake-up function control enabled), the wake-up operation of the slave controller can be used. INTRXx can be generated only when SCxCR<RB8> is "1". ## 11.10.3.6. Overrun Error When FIFO is not enabled, an overrun error occurs when reception of the next data is completed before reading the reception buffer. When an overrun error occurs, the content of the reception buffer is maintained. The content of SCxCR<RB8> is also maintained. When FIFO is enabled, an overrun occurs when the reception of next data is completed before reading FIFO even though FIFO is FULL. 274 / 609 When an overrun error occurs, the contents of FIFO are maintained. #### 11.11. Transmission #### 11.11.1. Transmission Counter The transmission counter is a 4-bit binary counter. In SIO mode, it is increased by SIOCLK. In UART mode, it is increased by 16 SIOCLK clocks. TXDCLK is generated every 16 SIOCLK clocks. Figure 11.6 Generation of Transmission Clock in UART Mode #### 11.11.2. Transmission Control #### 11.11.2.1. For SIO Mode When SCLKx pin output is used as the transfer clock, the data of the transmission shift register is output to TXDx pin one by one at the falling edge of SCLKx pin output. When SCLKx pin input is used as the transfer clock, the data of the transmission shift register is output to TXDx pin one by one at the rising or falling edge of SCLKx pin input according to the SCxCR<SCLKS> setting. ## 11.11.2.2. For UART Mode When transmission data is written to the transmission buffer, transmission starts at the rising edge of the next TXDCLK clock and generates the transmission shift clock. # 11.11.3. Transmission Operation # 11.11.3.1. Transmission Buffer Operation When double buffer is disabled, transmission data is written to the transmission shift register, and a transmission interrupt (INTTXx) occurs when transmission is completed. When double buffer is enabled or double buffer/FIFO are enabled, the data written to the transmission buffer is transferred to the transmission shift register. At the same time, INTTXx occurs and SCxMOD2<TBEMP> is set to "1". When the next data is written to the transmission buffer, SCxMOD2<TBEMP> is set to "0". Figure 11.7 Transmission Buffer Operation #### 11.11.3.2. Operation of FIFO When FIFO is enabled, the transmission buffer and FIFO can contain up to 5 bytes of transmission data. When transmission is enabled, the data stored in the transmission buffer is transferred to the transmission shift register and transmission starts. At this time, when transmission data is stored in FIFO, transmission data is transferred to the transmission buffer and SCxMOD2<TBEMP> flag is cleared to "0". 276 / 609 An interrupt is generated according to SCxTFC <TIL[1:0]> setting. The setting and operation for half-duplex transmission of 4-byte data are shown below. SCxMOD1<FDPX[1:0]>= "10" : Set transfer mode to half duplex transmission SCxFCNF<RFST><TFIE><RFIE> : Enable automatic disabling when FIFO is empty. <RXTXCNT><CNFG>= "10111" The number of bytes of the used FIFO is the same as FILL level which generates an interrupt. SCxTFC<TIL[1:0]>= "00" : FILL level which generates interrupt is set to 0 bytes. SCxTFC<TFCS><TFIS>= "11" : Clears FIFO and sets interrupt generation conditions. SCxFCNF<CNFG>= "1" : FIFO is enabled. After FIFO is enabled in the above setting, write 5 bytes of transmission data to the transmission buffer and FIFO, and set SCxMOD1<TXE> to "1" to start data transmission. INTTXx occurs when the last transmission data has been transferred to the transmission buffer. SCxMOD1<TXE> is automatically set to "0" when the transmission of the last transmission data is completed. When automatic disabling after reaching FILL level is disabled in the above setting, transmission operation continues when transmission data is written. Figure 11.8 Transmission FIFO Operation ## 11.11.3.3. Transmission in SIO Mode and SCLKx Pin Output The timing of stopping and restarting SCLKx pin output depends on the transmission buffer and FIFO enabling/disabling. #### (1) When double buffer is disabled When transmission of data in the transmission shift register is completed, SCLKx pin output is stopped. When the transmission data is written to the transmission buffer, SCLKx pin output restarts. #### (2) When double buffer is enabled When transmission of data in the transmission shift register and transmission buffer are completed, SCLKx pin output is stopped. When transmission data is written to the transmission buffer, data is transferred from the transmission buffer to the transmission shift register, and SCLKx pin output restarts. #### (3) When FIFO is enabled When transmission of data in the transmission shift register, transmission buffer, and FIFO are completed, SCLKx pin output is stopped. When the next data is written, the data is transferred from the transmission buffer to the transmission shift register and SCLKx pin output restarts. Note that when SCxFCNF<RXTXCNT> is set to "1", SCLKx pin output is stopped and SCxMOD1<TXE> is set to "0". And the transmission operation is stopped. #### 11.11.3.4. Underrun Error An underrun error occurs when the next data is not written to the transmission buffer before the next transmission starts after the transmission of the data in the transmission shift register is completed. 278 / 609 #### 11.12. Handshake Function The handshake function is the function which transmits 1 data by 1 data. This function avoids an overrun error. The handshake function is used in UART mode. The handshake function can be enabled or disabled by SCxMOD0<CTSE>. When the $\overline{CTSx}$ pin input becomes "High" level, transmission is stopped until the $\overline{CTSx}$ pin input becomes to "Low" level after completion of current transmission. The next transmission data is written to the transmission buffer in INTTXx interrupt service routine to make SIO/UART to transmission wait state. Note1: When the $\overline{CTSx}$ pin input becomes "High" level during transmission, transmission operation stops after completion of data transmission. (Figure 11.10 "a") Note2: Transmission starts from the first TXDCLK clock after $\overline{CTSx}$ pin input becomes "Low" level. (Figure 11.10 "b") Although there is no $\overline{RTS}$ pin, the handshake function can be easily constructed by assigning one of any port to the $\overline{RTS}$ pin. Set this port to "High" level in the reception interrupt service routine at the end of reception to request the transmission side to suspend transmission. Figure 11.9 Handshake Function Connection # 11.13. Interrupt/Error Generation Timing ## 11.13.1. Reception Interrupt (INTRXx) Figure 11.11 shows the data flow for reception operation and the read path. Figure 11.11 Reception Operation Data Flow and Read Path ## 11.13.1.1. Buffer Configuration and INTRXx Occurrence Timing INTRXx occurs at the following timings depending on buffer configuration and the transfer mode: Table 11.13 Buffer Configuration and INTRXx Generation Timing | Deffer Configuration | Transfer mode | | | |-----------------------|---------------------------------------|---------------------------------------------------------------------------------|--| | Buffer Configuration | UART mode | SIO mode | | | Double Buffer Disable | | Immediately after the rising edge of the SCLKx output at the last-bit of the | | | Double Buller Disable | - | data when SCLKx pin output is used as transfer clock | | | | | Immediately after the rising/falling edge of the SCLKx input at the last-bit of | | | | | the data when SCLKx pin input is used as transfer clock (rising/falling edge | | | | | according to SCxCR <sclks> setting.)</sclks> | | | Double Buffer Enable | Near the center of the first STOP bit | Immediately after the rising edge of the last-bit SCLKx output when SCLKx pin | | | | | output is used as transfer clock | | | | | When data is transferred from the reception shift register to the reception | | | | | buffer by reading the reception buffer | | Note: No interrupt occurs when an overrun error occurs. #### 11.13.1.2. When FIFO is Enabled When the FIFO is used, a receive interrupt occurs on depending on the timing described in Table 11.14 and the condition specified with SCxRFC<RFIS>. Table 11.14 Conditions for INTRXx Generation when FIFO is Enabled | SCxRFC <rfis></rfis> | Conditions of occurrence | Interrupt generation timing | |----------------------|---------------------------------------------------------|----------------------------------------------------------------| | | When FIFO fill level (SCxRST <rlvl[2:0]>) =</rlvl[2:0]> | - When transfer a received data from receive buffer to receive | | 0 | Receive FIFO fill level to generate receive | FIFO | | | interrupt <ril[1:0]></ril[1:0]> | | | | When FIFO fill level (SCxRST <rlvl[2:0]>)≥</rlvl[2:0]> | - When read a receive data from receive FIFO | | 1 | Receive FIFO fill level to generate receive | - When transfer a received data from receive buffer to receive | | | interrupt <ril[1:0]></ril[1:0]> | FIFO | ## 11.13.2. Transmission Interrupt (INTTXx) Figure 11.12 shows the data flow for transmission operation and the write path. Figure 11.12 Transmission Operation Data Flow and Write Path # 11.13.2.1. Buffer Configuration and INTTXx Generation Timing INTTXx occurs at the following timings depending on the transfer mode and buffer configuration: Table 11.15 Buffer Configuration and INTTXx Generation Timing | Buffer Configuration | UART mode | SIO mode | | |------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Double buffer disabled | Immediately before STOP bit | Immediately after the rising or falling edge of the SCLKx pin input at the last-bit of the data when SCLKx pin input is used as transfer clock (rising or falling edge according to SCxCR <sclks> setting). Immediately after the falling edge of the last-bit SCLKx pin output when SCLKx pin output is used as transfer clock</sclks> | | | Double buffer enabled | When data is transferred from the transmission buffer to the transmission shift register | | | Note: With double buffer enabled, INTTXx also occurs when data is transferred from the transmission buffer to the transmission shift register by writing to transmission buffer. #### 11.13.2.2. When FIFO is Enabled When the FIFO is used, a transmit interrupt occurs depending on the timing described in Table 11.16 and the condition specified with SCxTFC<TFIS>. Table 11.16 Conditions for INTTXx Generation when FIFO is Enabled | SCxTFC <tfis></tfis> | Conditions of occurrence | Interrupt generation timing | | |----------------------|---------------------------------------------------------|--------------------------------------------------------------|--| | | When FIFO fill level (SCxTST <tlvl[2:0]>) =</tlvl[2:0]> | - When transmitted data is transferred from transmit FIFO to | | | 0 | Transmit FIFO fill level to generate transmit | transmit buffer | | | | interrupt <til[1:0]></til[1:0]> | | | | 1 | When FIFO fill level (SCxTST <tlvl[2:0]>) ≤</tlvl[2:0]> | - When transmit data is write into transmit FIFO | | | | Transmit FIFO fill level to generate transmit | - When transmitted data is transferred from transmit FIFO to | | | | interrupt <til[1:0]></til[1:0]> | transmit buffer | | # 11.13.3. Interrupt Generation Timing When Errors Occur #### 11.13.3.1. SIO Mode Table 11.17 Timing of Error Interrupt Generation in SIO Mode | Error | Transfer clock | | | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Elloi | SCLKx pin output | SCLKx pin input | | | Overrun error | For reception, immediately after rising/falling edge of the SCLK None input at the last-bit of the data (rising/falling edge according to SCxCR <sclks> setting).</sclks> | | | | Underrun error | None | For transmission, immediately after the rising/falling edge of SCLKx pin input of the first bit of the next data (rising/falling edge according to SCxCR <sclks> setting)</sclks> | | #### 11.13.3.2. UART Mode Table 11.18 Error Interrupt Generation Timing in UART Mode | | Mode | | | | |---------------|------------------------------|---------------------------------|-----------------------------------|--| | Error | Mode 3 | Mode 1, Mode 2 | Mode 1, Mode 2 | | | | Parity bit addition disabled | Parity bit addition<br>disabled | Parity bit addition enabled | | | Framing error | Near the center of STOP | Near the center of STOP | Near the center of STOP | | | Overrun error | bit | bit | bit | | | Parity error | None | None | Near the center of the parity bit | | # 11.14. Software Reset Software reset is generated by writing "10" $\rightarrow$ "01" to SCxMOD2<SWRST[1:0]>. For the initialization range, refer to "11.3.9. SCxMOD2 (Mode Control Register 2)". # 11.15. Explanation of Operation for Each Mode ## 11.15.1. Mode 0 (SIO Mode) In this mode, the transfer clock shows below. - SCLKx pin output is used as transfer clock. - SCLKx pin input is used as transfer clock. The following explains the reception, transmission, and transmission/reception operations when FIFO is disabled. For details of FIFO operation, refer to "11.7.3. FIFO". ## 11.15.1.1. Reception - (1) When SCLKx pin output is used as the transfer clock When SCxMOD0<RXE> is set to "1", SCLKx pin output is started and the data of RXDx pin is captured. - When double buffer is disabled (SCxMOD2<WBUF>= "0") Each time reception data is read, the transfer clock is output from SCLKx pin and the next data is stored in the reception shift register. INTRXx occurs when data reception is completed. - When double buffer is enabled (SCxMOD2<WBUF>= "1") Because the data stored in the reception shift register is transferred to the reception buffer, the next data can be received continuously. When data is transferred from the reception shift register to the reception buffer, SCxMOD2<RBFLL> is set to "1" and INTRXx occurs. When there is data in the reception buffer and the data in the reception buffer is not read before completion of reception of the next data, INTRXx does not occur and SCLKx pin output is stopped. In this situation, reading data from the reception buffer transfers the data in the reception shift register to the reception buffer and INTRXx occurs. Transfer clock is output from SCLKx pin and reception is restarted. 285 / 609 SCxMOD2<WBUF> = "0" (double buffer is disabled.) SCxMOD2<WBUF> = "1" (double buffer is enabled and data is read from buffer.) SCxMOD2<WBUF> = "1" (double buffer is enabled and data is read from buffer.) Figure 11.13 SIO Mode Reception Operation (When SCLKx Pin Output is Used for Transfer Clock) (2) When SCLKx pin input is used as the transfer clock When SCxMOD0<RXE> is set to "1" and the transfer clock is input to SCLKx pin, the data of RXDx pin is captured. Reception double buffer is enabled whenever SCLKx pin input is used as the transfer clock. Therefore, the received data is transferred from the reception shift register to the reception buffer, and the next data can be received continuously. INTRXx occurs each time received data is transferred to the reception buffer. When there is data in the reception buffer and the data in the reception buffer is not read before the completion of reception of the next data, INTRXx does not occur and SCxCR<OERR> is set to "1". When data is read from buffer Figure 11.14 SIO Mode Reception Operation (When SCLKx Pin Input is Used as Transfer Clock) #### 11.15.1.2. Transmission - (1) When SCLKx pin output is used as the transfer clock When SCxMOD1<TXE> is set to "1" after transmission data is written, the transfer clock is output from SCLKx pin and data is output from TXDx pin. - When double buffer is disabled (SCxMOD2<WBUF> = "0") Each time data is written to the transmission buffer, data is output from TXDx pin and transfer clock is output from SCLKx pin. INTTXx occurs when data transmission is completed. - When double buffer is enabled (SCxMOD2<WBUF> = "1") Data is transferred from the transmission buffer to the transmission shift register when data is written to the transmission buffer while transmission is stopped or when data transmission in the transmission shift register is complete. At this time, SCxMOD2<TBEMP> is set to "1" and INTTXx occurs. When no data is written to the transmission buffer at the end of data transmission in the transmission shift register, INTTXx does not occur and SCLKx pin output is stopped. In this situation, when data is written to the transmission buffer, the data in the transmission buffer is transferred to the transmission shift register and INTTXx occurs. The transfer clock is output from SCLKx pin and transmission restarts. SCxMOD2<WBUF> = "0" (double buffer is disabled.) SCxMOD2<WBUF> = "1" (double buffer is enabled and data is in buffer.) SCxMOD2<WBUF> = "1" (double buffer is enabled and data is not in buffer.) Figure 11.15 SIO Mode Transmission Operation (When SCLKx Pin Output is Used for Transfer Clock) 289 / 609 2023-07-31 - (2) When SCLKx pin input is used as the transfer clock - When double buffer is disabled (SCxMOD2<WBUF> = "0") When a transfer clock is input to SCLKx pin when data is written in the transmission buffer, data is output from TXDx pin. INTTXx occurs when the data is transmitted. Write the next data by point A shown in Figure 11.16. - When double buffer is enabled (SCxMOD2<WBUF> = "1") Data is transferred from the transmission buffer to the transmission shift register when data is written to the transmission buffer while transmission is stopped or when data transmission in the transmission shift register is complete. At this time, SCxMOD2<TBEMP> is set to "1" and INTTXx occurs. Write the next data by point A shown in Figure 11.16. If transfer clock is input to SCLKx pin when data transmission of the transmission shift register is completed and the next data is not written to the transmission buffer, the transmission operation is continued, but an underrun error occurs. At this time, SCxCR<PERR> is set to "1", and dummy data "0xFF" for 8 bits is output from TXDx pin. SCxMOD2<WBUF> = "0" (double buffer is disabled.) SCxMOD2<WBUF> = "1" (double buffer is enabled and data is in buffer.) SCxMOD2<WBUF> = "1" (double buffer is enabled and data is not in buffer.) Figure 11.16 SIO Mode Transmission Operation (When SCLKx Pin Input is Used for Transfer Clock) #### 11.15.1.3. Transmission/Reception (Full Duplex) - (1) When SCLKx pin input is used as the transfer clock - When double buffer is disabled (SCxMOD2<WBUF> = "0") - When data is written to the transmission buffer, SCLKx pin output starts. - The reception data is stored in the reception shift register via RXDx pin and INTRXx occurs. In addition, INTTXx occurs when data written to the transmission buffer is output from TXDx pin and data transmission is completed. At this time, SCLKx pin output is stopped. - When the reception buffer is read and the next data is written to the transmission buffer, SCLKx pin output is restarted and the next data is received and transmitted. - The order in which the reception buffer is read and the transmission buffer is written is arbitrary. When both conditions are satisfied, SCLKx pin output is restarted. - When double buffer is enabled (SCxMOD2<WBUF> = "1") - When data is written to the transmission buffer, SCLKx pin output starts. - The reception data is stored in the reception shift register via RXDx pin and INTRXx occurs. In addition, INTTXx occurs when data written to the transmission buffer is output from TXDx pin, and data transmission is completed, and the next data is written to the transmission buffer. - In such cases, SCLKx pin continues to be output, the next data is received and transmitted. - INTTXx does not occurs when the data is not written to transmission buffer. SCLKx pin output is also stopped. When the reception buffer is read and the next data is written to the transmission buffer, SCLKx pin output is restarted. 292 / 609 2023-07-31 SCxMOD2 < WBUF > = "0" (double buffer is disabled.) SCxMOD2<WBUF> = "0" (double buffer is enabled.) Figure 11.17 SIO Mode Transmission/Reception Operation (When SCLKx Pin Output is Used for Transfer Clock) SCxMOD2<WBUF> = "0" (double buffer is enabled.) #### (2) When SCLKx pin is used as the transfer clock When double buffer is disabled (SCxMOD2<WBUF>= "0") Double buffer is enabled on reception by regardless of the setting of SCxMOD2<WBUF>. When the transfer clock is input to SCLKx pin when data is written in the transmission buffer, the transmission data is output from TXDx pin. Reception data is also stored in the reception shift register through RXDx pin. An INTTXx occurs when outputting data is completed. When reception is completed, data is stored from the reception shift register to the reception buffer, and an INTRXx is generated. Write the next data by point A shown in Figure 11.18. Read the reception data before the next data reception is completed. • When double buffer is enabled (SCxMOD2<WBUF>= "1") If the transfer clock is input to SCLKx pin when data is written in the transmission buffer, data is transferred from the transmission buffer to the transmission shift register, and an INTTXx is generated. Transmission data is output from TXDx pin in synchronization with the transfer clock input to SCLKx pin. Reception data is also stored in the reception shift register through RXDx pin. An INTTXx occurs when the transmission shift register has finished transmission data. At the end of reception, data is transferred from the reception shift register to the reception buffer and an INTRXx occurs. Write the next transmission data by point A shown in Figure 11.18. Read the reception data before the reception of the next data is completed. When the transfer clock of the next data is subsequently input to SCLKx pin, the data of the transmission buffer is transferred to the transmission shift register, and an INTTXx is generated. Reception data is also stored in the reception shift register through RXDx pin. If the data in the reception buffer has not been read before the reception of the last bit of this data, an overrun error occurs. If the next transmission data has not been written to the transmission buffer before point A shown in Figure 11.18, an underrun error occurs. SCxMOD2<WBUF> = "0" (double buffer is disabled.) SCxMOD2<WBUF> = "1" (double buffer is enabled with no error.) SCxMOD2<WBUF> = "1" (double buffer is enabled with error.) Figure 11.18 SIO Mode Transmission/Reception Operation (When SCLKx Pin Input is Used for Transfer Clock) ## 11.15.2. Mode 1 (7-bit UART Mode) When SCxMOD0<SM[1:0]> is set to "01", UART operates in mode 1. Parity bit can be added in this mode. SCxCR <PE> enable/disable of parity bit addition is controlled. Uses SCxCR<EVEN> to set the parity bit to Odd or Even. For transmission only, select STOP bit length in SCxMOD2<SBLEN>. For reception, STOP bit length is 1 bit only. The following shows a setting example when transmitting data in the following format. Figure 11.19 Mode 1 (7-bit UART Mode) | | | 1 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|--------------|---|---|---|---|---|---|---|---|-----------------------------------------------------| | SCxMOD0 | $\leftarrow$ | × | 0 | 0 | 0 | 0 | 1 | 0 | 1 | Selects 7-bit UART. mode | | SCxCR | ← | × | 1 | 1 | × | × | × | 0 | 0 | Enables parity bit addition, set to even | | SCxBRCR | $\leftarrow$ | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | Sets the baud rate to 2400 bps ( $\Phi$ T16, N = 4) | | SCxBUF | $\leftarrow$ | * | * | * | * | * | * | * | * | Set transmission data | Note: ×: Don't care, \*: Any parameter can be set. ## 11.15.3. Mode 2 (8-bit UART Mode) When SCxMOD0<SM[1:0]> is set to "10", UART operates in mode 2. Parity bit can be added in this mode. SCxCR<PE> is controlled enable/disable of parity bit addition. Use SCxCR<EVEN> to set the parity bit to Odd or Even. For transmission only, select STOP bit length in SCxMOD2<SBLEN>. For reception, STOP bit length is 1 bit only. The following shows a setting example when receiving data in the following format. Figure 11.20 Mode 2 (8-bit UART Mode) | | | - / | О | Э | 4 | 3 | 2 | 1 | U | | |---------|---|-----|---|---|---|---|---|---|---|----------------------------------------------------| | SCxMOD0 | ← | × | 0 | 0 | 0 | 1 | 0 | 0 | 1 | Selects 8-bit UART mode. | | SCxCR | ← | × | 1 | 1 | × | × | × | 0 | 0 | Enables parity bit addition, set to Odd. | | SCxBRCR | ← | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | Sets the baud rate to 9600 bps ( $\Phi$ T4, N = 4) | | SCxMOD0 | ← | × | - | 1 | - | - | - | - | - | Enables reception | Note: x: Don't care, -: Cannot be changed #### 11.15.4. Mode3 (9-bit UART mode) When SCxMOD0<SM[1:0]>) is set to "11", UART operates in mode 3. In this mode, the parity bit cannot be added, and SCxCR<PE> must be set to "0". The MSB of the data is written to SCxMOD0<TB8> for transmission and is read from SCxCR<RB8> for reception. Writing data and reading data is firstly done from the MSB of the data. For transmission only, select STOP bit length in SCxMOD2<SBLEN>. For reception, STOP bit length is 1 bit only. In mode 3, the wake-up function of the slave controller can be used. #### **11.15.4.1.** Wake-up Function (1) Serial link with wake-up function In mode 3, the wake-up function of the slave controller can be used. To enable the wake-up function, set SCxMOD0<WU> to "1". When the wake-up function is enabled, INTRXx occurs only when the received data in SCxCR<RB8> is "1". Note: Be sure to set PxOD register for TXDx pin of the slave controller to open drain output mode. Figure 11.21 Serial Link with Wake-up Function 298 / 609 2023-07-31 - (2) Protocol - (a) Set the master and slave controllers to mode 3. - (b) Set SCxMOD0<WU> of each slave controller the respective to "1". Set SCxMOD0<RXE> to "1" to enable reception. The master controller transmits one frame containing the select code (8 bits) of the slave controller. At this time, set SCxMOD0<TB8> of the master controller to "1". Figure 11.22 1st Frame Format for Wake-up Function - (c) Each slave controller receives the above frame and sets SCxMOD0<WU> to "0" when the received select code matches its own select code. - (d) The master controller transmits data to the specified slave controller (a controller whose SCxMOD0 <WU> is set to "0"). At this time, set SCxMOD0<TB8> of the master controller to "0". Figure 11.23 2nd Frame Format for Wake-up Function (e) For slave controllers that did not match their own select code, INTRXx does not occurs because SCxMOD0<WU> remains "1" and the MSB of the received data is "0". For a slave controller which matches its own select code, INTRXx occurs because SCxMOD0<WU> is set to "0". The slave controller can also transmission data to the master controller in INTRXx interrupt service routine and notify the master controller that reception is complete with the transmitted data. 299 / 609 2023-07-31 ## 12. 12-Bit Analog-to-Digital Converter (ADC) The TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG contain a 12-bit successive-approximation analog-to-digital converter (ADC). The ADC supports a vector control for motors in cooperation with the Vector Engine for motor control and PMD circuit. The ADC unit B has 11 analog inputs. 3 inputs are able to use for measurement of motor 0. And 1 input is able to use for measurement of motor 1. 11 inputs can use for external input. External analog input pins (AINB2 to AINB12) can also be used as input/output ports. #### 12.1. Functions and Features - (1) Start AD conversion for any analog input synchronously with receiving trigger signal from PMD or TMRB. - (2) Start AD conversion for any analog input in the Software Trigger Program and the Constant Conversion Program. - (3) The ADC has twelve registers for AD conversion result - (4) The ADC generates interrupt signal at the end of the program which was started by trigger. - (5) The ADC generates interrupt signal at the end of the program which was started by the Software Trigger and/or the Constant Conversion. - (6) The ADC has the AD conversion monitoring function. When this function is enabled, an interrupt is generated when matching specified compare condition. ## 12.2. Block Diagram Figure 12.1 AD Converter Block Diagram # 12.3. List of Registers | Register Name | | Address (Base+) | |-----------------------------------------------|-----------|-----------------| | Clock Setting Register | ADxCLK | 0x0000 | | Mode Setting Register 0 | ADxMOD0 | 0×0004 | | Mode Setting Register 1 | ADxMOD1 | 0×0008 | | Mode Setting Register 2 | ADxMOD2 | 0×000C | | Monitoring Setting Register 0 | ADxCMPCR0 | 0x0010 | | Monitoring Setting Register 1 | ADxCMPCR1 | 0x0014 | | Conversion Result Compare Register 0 | ADxCMP0 | 0x0018 | | Conversion Result Compare Register 1 | ADxCMP1 | 0x001C | | Conversion Result Register 0 | ADxREG0 | 0x0020 | | Conversion Result Register 1 | ADxREG1 | 0x0024 | | Conversion Result Register 2 | ADxREG2 | 0x0028 | | Conversion Result Register 3 | ADxREG3 | 0x002C | | Conversion Result Register 4 | ADxREG4 | 0x0030 | | Conversion Result Register 5 | ADxREG5 | 0x0034 | | Conversion Result Register 6 | ADxREG6 | 0x0038 | | Conversion Result Register 7 | ADxREG7 | 0x003C | | Conversion Result Register 8 | ADxREG8 | 0x0040 | | Conversion Result Register 9 | ADxREG9 | 0x0044 | | Conversion Result Register 10 | ADxREG10 | 0x0048 | | Conversion Result Register 11 | ADxREG11 | 0x004C | | Reserved | - | 0x0050 | | Reserved | - | 0x0054 | | Reserved | - | 0x0058 | | Reserved | - | 0x005C | | Reserved | - | 0x0060 | | Reserved | - | 0x0064 | | PMD Trigger Program Number Select Register 6 | ADxPSEL6 | 0x0068 | | PMD Trigger Program Number Select Register 7 | ADxPSEL7 | 0x006C | | PMD Trigger Program Number Select Register 8 | ADxPSEL8 | 0x0070 | | PMD Trigger Program Number Select Register 9 | ADxPSEL9 | 0x0074 | | PMD Trigger Program Number Select Register 10 | ADxPSEL10 | 0x0078 | | PMD Trigger Program Number Select Register 11 | ADxPSEL11 | 0x007C | | PMD Trigger Interrupt Select Register 0 | ADxPINTS0 | 0x0080 | | PMD Trigger Interrupt Select Register 1 | ADxPINTS1 | 0x0084 | | PMD Trigger Interrupt Select Register 2 | ADxPINTS2 | 0x0088 | | Register Name | | Address (Base+) | |-----------------------------------------------|------------|-----------------| | PMD Trigger Interrupt Select Register 3 | ADxPINTS3 | 0x008C | | PMD Trigger Interrupt Select Register 4 | ADxPINTS4 | 0x0090 | | PMD Trigger Interrupt Select Register 5 | ADxPINTS5 | 0x0094 | | PMD Trigger Program Select Register 0 | ADxPSET0 | 0x0098 | | PMD Trigger Program Select Register 1 | ADxPSET1 | 0x009C | | PMD Trigger Program Select Register 2 | ADxPSET2 | 0x00A0 | | PMD Trigger Program Select Register 3 | ADxPSET3 | 0x00A4 | | PMD Trigger Program Select Register 4 | ADxPSET4 | 0x00A8 | | PMD Trigger Program Select Register 5 | ADxPSET5 | 0x00AC | | Timer Trigger Program Registers 0 to 3 | ADxTSET03 | 0x00B0 | | Timer Trigger Program Registers 4 to 7 | ADxTSET47 | 0x00B4 | | Timer Trigger Program Registers 8 to 11 | ADxTSET811 | 0x00B8 | | Software Trigger Program Registers 0 to 3 | ADxSSET03 | 0x00BC | | Software Trigger Program Registers 4 to 7 | ADxSSET47 | 0x00C0 | | Software Trigger Program Registers 8 to 11 | ADxSSET811 | 0x00C4 | | Constant Conversion Program Registers 0 to 3 | ADxASET03 | 0x00B8 | | Constant Conversion Program Registers 4 to 7 | ADxASET47 | 0x00BC | | Constant Conversion Program Registers 8 to 11 | ADxASET811 | 0x00D0 | | Reserved | - | 0x00D4 | Note: Access to the "Reserved" address is prohibited. ## 12.4. Register Descriptions AD conversion is performed at the clock frequency selected in the Clock Setting Register. ## 12.4.1. ADxCLK (Clock Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|-----------|----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | TSH ADCLK | | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|-------------------------------------------------------------------------------------------------| | 31:7 | - | R | Read as "0". | | 6:3 | TSH[3:0] | R/W | Write as "1001". | | 2:0 | ADCLK[2:0] | R/W | Select AD conversion clock (SCLK) 000: fc (Note1) 001: fc/2 010: fc/4 011: fc/8 1xx: fc/16 | Note1: Frequency of SCLK can be used up to 40MHz. Do not set <ADCLK[2:0]> to "000" when fc is more than 40MHz. Note2: AD conversion is performed at the clock selected in above register. The conversion clock must be selected to ensure the guaranteed accuracy. Note3: The conversion clock setting must not be changed while AD conversion is in progress. ## 12.4.2. ADxMOD0 (Mode Setting Register 0) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|-------|------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | DACON | ADSS | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | - | R | Read as "0". | | 1 | DACON | R/W | DAC control 0: OFF 1: ON Setting <dacon> to "1", when using the ADC.</dacon> | | 0 | ADSS | W | Start software triggered conversion 0: Don't care 1: Start conversion When ADxMOD1 <aden> is set to "1" for enabling conversion, setting <adss> to "1" starts AD conversion. And receiving trigger signal from PMD or TMRB interrupt also starts AD conversion. For details of setting of PMD trigger timing and TMRB interrupt, refer to the section of "10. 16-bit Timer/Event Counter (TMRB)" and "13. Motor Control Circuit (PMD)".</adss></aden> | 304 / 609 # 12.4.3. ADxMOD1 (Mode Setting Register 1) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|------|----|----|----|----|----|----|------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | ADEN | - | - | - | - | - | - | ADAS | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | - | R | Read as "0". | | 7 | ADEN | R/W | AD conversion control 0: Disable 1: Enable Setting <aden> to "1" enables AD conversion. When setting <aden> to "1", setting <adas> to "1" starts AD conversion.</adas></aden></aden> | | 6:1 | - | R | Read as "0". | | 0 | ADAS | W | Constant conversion control 0: Disable 1: Enable | 305 / 609 # 12.4.4. ADxMOD2 (Mode Setting Register 2) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|-------|-------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | ADSFN | ADBFN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | - | R | Read as "0". | | 1 | ADSFN | R | Software conversion flag 0: Software conversion completed 1: Software conversion in progress | | 0 | ADBFN | R | AD conversion busy flag 0: Conversion not in progress 1: Conversion in progress The <adbfn> is an AD conversion busy flag. When AD conversion is started, <adbfn> is set to "1". When finished AD conversion, <adbfn> is cleared to "0".</adbfn></adbfn></adbfn> | ## 12.4.5. ADxCMPCR0 (Monitoring Setting Register 0) After determining the result, the interrupt signal (INTADxCPn) is generated. (n=A, B; A: Monitor 0/B: Monitor 1) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|--------|----|----|--------|----|-----|------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | | CMP | CNT0 | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | CMP0EN | - | - | ADBIG0 | | REG | GS0 | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | | |-------|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 31:12 | - | R | Read as "0". | | | | | | 11:8 | CMPCNT0[3:0] | R/W | Number of comparisons for determining the result 0: Every comparison is valid. 1: Two comparisons or more is valid. . . 15: 16 comparisons or more is valid. | | | | | | 7 | CMP0EN | R/W | Monitoring function control 0: Disable 1: Enable | | | | | | 6:5 | - | R | Read as "0". | | | | | | 4 | ADBIG0 | R/W | Comparison condition 0: Larger than compare register 1: Smaller than compare register | | | | | | 3:0 | REGS0[3:0] | R/W | AD conversion result register to be compared 0000: ADxREG0 | | | | | ## 12.4.6. ADxCMPCR1 (Monitoring Setting Register 1) After determining the result, the interrupt signal (INTADxCPn) is generated. (n=A, B; A: Monitor 0/B: Monitor 1) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|--------|----|----|--------|----|-----|------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | | CMP | CNT1 | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | CMP1EN | - | - | ADBIG1 | | REG | GS1 | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | |-------|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 31:12 | - | R | Read as "0". | | | | | 11:8 | CMPCNT1[3:0] | R/W | Comparison number for determining the result 0: Every comparison is valid. 1: Two comparisons or more is valid. . . 15: 16 comparisons or more is valid. | | | | | 7 | CMP1EN | R/W | Monitoring function control 0: Disable 1: Enable | | | | | 6:5 | - | R | Read as "0". | | | | | 4 | ADBIG1 | R/W | Comparison condition 0: Larger than compare register 1: Smaller than compare register | | | | | 3:0 | REGS1[3:0] | R/W | AD conversion result register to be compared 0000: ADxREG0 | | | | ## 12.4.7. ADxCMP0 (Conversion Result Compare Register 0) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|------|------|------|------|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | AD00 | CMP0 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | AD00 | CMP0 | | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|---------------|------|----------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:4 | AD0CMP0[11:0] | R/W | The value to be compared with an AD conversion result Specify the value to be compared with an AD conversion result. | | 3:0 | - | R | Read as "0". | ## 12.4.8. ADxCMP1 (Conversion Result Compare Register 1) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|------|------|------|------|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | AD00 | CMP1 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | AD00 | CMP1 | | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|---------------|------|----------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:4 | AD0CMP1[11:0] | R/W | The value to be compared with an AD conversion result | | | | | Specify the value to be compared with an AD conversion result. | | 3:0 | - | R | Read as "0". | # 12.4.9. ADxREG0 (Conversion Result Register 0) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|------|--------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | AD | R0 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | AD | R0 | | - | - | OVR0 | ADR0RF | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:4 | ADR0[11:0] | R | The value of an AD conversion result | | 3:2 | - | R | Read as "0". | | 1 | OVR0 | R | Over Run flag 0: No overrun occurred 1: Overrun occurred This flag is set to "1" when a new AD conversion result is stored before the value of ADxREG0 is read and is cleared to "0" when the low-order byte of ADxREG0 is read. | | 0 | ADRORF | R | AD conversion result store flag 0: No result stored 1: Result stored This flag is set to "1" when an AD conversion result is stored in the ADxREG0 register and is cleared to "0" when the low-order byte of ADxREG0 is read. | # 12.4.10. ADxREG1 (Conversion Result Register 1) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|------|--------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | AD | R1 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | AD | R1 | | - | - | OVR1 | ADR1RF | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:4 | ADR1[11:0] | R | The value of an AD conversion result | | 3:2 | - | R | Read as "0". | | 1 | OVR1 | R | Over Run flag 0: No overrun occurred 1: Overrun occurred This flag is set to "1" when a new AD conversion result is stored before the value of ADxREG1 is read and is cleared to "0" when the low-order byte of ADxREG1 is read. | | 0 | ADR1RF | R | AD conversion result store flag 0: No result stored 1: Result stored This flag is set to "1" when an AD conversion result is stored in the ADxREG1 register and is cleared to "0" when the low-order byte of ADxREG1 is read. | Rev.1.3 # 12.4.11. ADxREG2 (Conversion Result Register 2) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|------|--------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | AD | R2 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | AC | R2 | | - | - | OVR2 | ADR2RF | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:4 | ADR2[11:0] | R | The value of an AD conversion result | | 3:2 | - | R | Read as "0". | | 1 | OVR2 | R | Over Run flag 0: No overrun occurred 1: Overrun occurred This flag is set to "1" when a new AD conversion result is stored before the value of ADxREG2 is read and is cleared to "0" when the low-order byte of ADxREG2 is read. | | 0 | ADR2RF | R | AD conversion result store flag 0: No result stored 1: Result stored This flag is set to "1" when an AD conversion result is stored in the ADxREG2 register and is cleared to "0" when the low-order byte of ADxREG2 is read. | # 12.4.12. ADxREG3 (Conversion Result Register 3) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|------|--------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | AD | R3 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | AD | R3 | | - | - | OVR3 | ADR3RF | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:4 | ADR3[11:0] | R | The value of an AD conversion result | | 3:2 | - | R | Read as "0". | | 1 | OVR3 | R | Over Run flag 0: No overrun occurred 1: Overrun occurred This flag is set to "1" when a new AD conversion result is stored before the value of ADxREG3 is read and is cleared to "0" when the low-order byte of ADxREG3 is read. | | 0 | ADR3RF | R | AD conversion result store flag 0: No result stored 1: Result stored This flag is set to "1" when an AD conversion result is stored in the ADxREG3 register and is cleared to "0" when the low-order byte of ADxREG3 is read. | # 12.4.13. ADxREG4 (Conversion Result Register 4) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|------|--------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | AD | R4 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | AD | R4 | | - | - | OVR4 | ADR4RF | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:4 | ADR4[11:0] | R | The value of an AD conversion result | | 3:2 | - | R | Read as "0". | | 1 | OVR4 | R | Over Run flag 0: No overrun occurred 1: Overrun occurred This flag is set to "1" when a new AD conversion result is stored before the value of ADxREG4 is read and is cleared to "0" when the low-order byte of ADxREG4 is read. | | 0 | ADR4RF | R | AD conversion result store flag 0: No result stored 1: Result stored This flag is set to "1" when an AD conversion result is stored in the ADxREG4 register and is cleared to "0" when the low-order byte of ADxREG4 is read. | # 12.4.14. ADxREG5 (Conversion Result Register 5) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|------|--------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | AD | R5 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | AD | R5 | | - | - | OVR5 | ADR5RF | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:4 | ADR5[11:0] | R | The value of an AD conversion result | | 3:2 | - | R | Read as "0". | | 1 | OVR5 | R | Over Run flag 0: No overrun occurred 1: Overrun occurred This flag is set to "1" when a new AD conversion result is stored before the value of ADxREG5 is read and is cleared to "0" when the low-order byte of ADxREG5 is read. | | 0 | ADR5RF | R | AD conversion result store flag 0: No result stored 1: Result stored This flag is set to "1" when an AD conversion result is stored in the ADxREG5 register and is cleared to "0" when the low-order byte of ADxREG5 is read. | # 12.4.15. ADxREG6 (Conversion Result Register 6) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|------|--------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | AD | R6 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | AD | R6 | | - | - | OVR6 | ADR6RF | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:4 | ADR6[11:0] | R | The value of an AD conversion result | | 3:2 | - | R | Read as "0". | | 1 | OVR6 | R | Over Run flag 0: No overrun occurred 1: Overrun occurred This flag is set to "1" when a new AD conversion result is stored before the value of ADxREG6 is read and is cleared to "0" when the low-order byte of ADxREG6 is read. | | 0 | ADR6RF | R | AD conversion result store flag 0: No result stored 1: Result stored This flag is set to "1" when an AD conversion result is stored in the ADxREG6 register and is cleared to "0" when the low-order byte of ADxREG6 is read. | # 12.4.16. ADxREG7 (Conversion Result Register 7) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|------|--------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | AD | R7 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | AD | R7 | | - | - | OVR7 | ADR7RF | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:4 | ADR7[11:0] | R | The value of an AD conversion result | | 3:2 | - | R | Read as "0". | | 1 | OVR7 | R | Over Run flag 0: No overrun occurred 1: Overrun occurred This flag is set to "1" when a new AD conversion result is stored before the value of ADxREG7 is read and is cleared to "0" when the low-order byte of ADxREG7 is read. | | 0 | ADR7RF | R | AD conversion result store flag 0: No result stored 1: Result stored This flag is set to "1" when an AD conversion result is stored in the ADxREG7 register and is cleared to "0" when the low-order byte of ADxREG7 is read. | # 12.4.17. ADxREG8 (Conversion Result Register 8) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|-----------|----|----|----|----|----|--------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | ADR8 | | | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | ADR8 OVR8 | | | | | | ADR8RF | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:4 | ADR8[11:0] | R | The value of an AD conversion result | | 3:2 | - | R | Read as "0". | | 1 | OVR8 | R | Over Run flag 0: No overrun occurred 1: Overrun occurred This flag is set to "1" when a new AD conversion result is stored before the value of ADxREG8 is read and is cleared to "0" when the low-order byte of ADxREG8 is read. | | 0 | ADR8RF | R | AD conversion result store flag 0: No result stored 1: Result stored This flag is set to "1" when an AD conversion result is stored in the ADxREG8 register and is cleared to "0" when the low-order byte of ADxREG8 is read. | # 12.4.18. ADxREG9 (Conversion Result Register 9) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----------------|----|----|----|----|----|--------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | ADR9 | | | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | ol ADR9 - OVR9 | | | | | | ADR9RF | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:4 | ADR9[11:0] | R | The value of an AD conversion result | | 3:2 | - | R | Read as "0". | | 1 | OVR9 | R | Over Run flag 0: No overrun occurred 1: Overrun occurred This flag is set to "1" when a new AD conversion result is stored before the value of ADxREG9 is read and is cleared to "0" when the low-order byte of ADxREG9 is read. | | 0 | ADR9RF | R | AD conversion result store flag 0: No result stored 1: Result stored This flag is set to "1" when an AD conversion result is stored in the ADxREG9 register and is cleared to "0" when the low-order byte of ADxREG9 is read. | # 12.4.19. ADxREG10 (Conversion Result Register 10) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |-------------|----|-------|-----|----|----|----|---------------|----|--|--| | Bit symbol | - | - | - | - | - | - | - | - | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | Bit symbol | - | - | - | - | - | - | - | - | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | Bit symbol | | ADR10 | | | | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Bit symbol | | AD | R10 | | - | - | OVR10 ADR10RF | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:4 | ADR10[11:0] | R | The value of an AD conversion result | | 3:2 | - | R | Read as "0". | | 1 | OVR10 | R | Over Run flag 0: No overrun occurred 1: Overrun occurred This flag is set to "1" when a new AD conversion result is stored before the value of ADxREG10 is read and is cleared to "0" when the low-order byte of ADxREG10 is read. | | 0 | ADR10RF | R | AD conversion result store flag 0: No result stored 1: Result stored This flag is set to "1" when an AD conversion result is stored in the ADxREG10 register and is cleared to "0" when the low-order byte of ADxREG10 is read. | # 12.4.20. ADxREG11 (Conversion Result Register 11) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |-------------|-------|-------|----|----|----|----|---------------|----|--|--| | Bit symbol | - | - | - | - | - | - | - | - | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | Bit symbol | - | - | - | - | - | - | - | - | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | Bit symbol | | ADR11 | | | | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Bit symbol | ADR11 | | | | - | - | OVR11 ADR11RF | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:4 | ADR11[11:0] | R | The value of an AD conversion result | | 3:2 | - | R | Read as "0". | | 1 | OVR11 | R | Over Run flag 0: No overrun occurred 1: Overrun occurred This flag is set to "1" when a new AD conversion result is stored before the value of ADxREG11 is read and is cleared to "0" when the low-order byte of ADxREG11 is read. | | 0 | ADR11RF | R | AD conversion result store flag 0: No result stored 1: Result stored This flag is set to "1" when an AD conversion result is stored in the ADxREG11 register and is cleared to "0" when the low-order byte of ADxREG11 is read. | #### 12.4.21. PMD Trigger Program Registers AD conversion can be started by a trigger signal from the PMD. The PMD trigger program registers are used to specify the program to be started by each of 6 triggers generated by the PMD, to control the interrupt to be generated upon completion of the program and to select the AIN input to be used. The PMD trigger program registers include 3 types of registers. - PMD Trigger Program Number Select Register (ADxPSEL6 to ADxPSEL11) The PMD Trigger Program Number Select Registers (ADxPSEL6 to ADxPSEL11) specify the program number to be started by each of 6 AD conversion start signals corresponding to 6 triggers (PMDxTRG0 to PMDxTRG5) generated by the PMD. Programs 0 to 5 are available. ADxPSEL6 to ADxPSEL11 corresponds to PMDxTRG0 to PMDxTRG5. - PMD Trigger Interrupt Select Register (ADxPINTS0 to ADxPINTS5) The PMD Trigger Interrupt Select Registers (ADxPINTS0 to ADxPINTS5) select the kind of interrupt (INTADxPDB) to be generated upon completion of each program number, and enables or disables the interrupt. ADxPINTS0 to ADxPINTS5 corresponds to program 0 to 5. - PMD Trigger Program Select Register (ADxPSET0 to ADxPSET5) The PMD Trigger Program Select Registers (ADxPSET0 to ADxPSET5) for each of program number (0 to 5) specify the number of AIN input which is used for AD conversion, and the U/V/W phase to inform to the vector engine. One PMD Trigger Program Setting Register is assigned for one program number. One PMD Trigger Program Setting Register has four sets of registers which specify the number of AIN input which is used for AD conversion, and the U/V/W phase to inform to the vector engine. Conversion result for each set is stored to Conversion Result Register 0 to 3 (ADxREG0 to ADxREG3), Figure 12.2 PMD Trigger Program Registers 323 / 609 2023-07-31 Rev.1.3 # 12.4.21.1. ADxPSEL6 to ADxPSEL11 (PMD Trigger Program Number Select Register 6 to 11) ADxPSEL6: PMD Trigger Program Number Select Register 6 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|-------|----|----|----|----|----|-------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | PENS6 | - | - | - | - | | PMDS6 | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | |------|------------|------|-----------------------------------------------|--|--|--| | 31:8 | - | R | Read as "0". | | | | | 7 | PENS6 | R/W | PMDxTRG0 trigger control 0: Disable 1: Enable | | | | | 6:3 | - | R | Read as "0". | | | | | 2:0 | PMDS6[2:0] | R/W | Program number select (Refer to Table 12.1) | | | | #### ADxPSEL7: PMD Trigger Program Number Select Register 7 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|-------|----|----|----|----|----|-------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | PENS7 | - | - | - | - | | PMDS7 | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|-----------------------------------------------| | 31:8 | - | R | Read as "0". | | 7 | PENS7 | R/W | PMDxTRG1 trigger control 0: Disable 1: Enable | | 6:3 | - | R | Read as "0". | | 2:0 | PMDS7[2:0] | R/W | Program number select (Refer to Table 12.1) | #### ADxPSEL8: PMD Trigger Program Number Select Register 8 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|-------|----|----|----|----|----|-------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | PENS8 | - | - | - | - | | PMDS8 | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|-----------------------------------------------| | 31:8 | - | R | Read as "0". | | 7 | PENS8 | R/W | PMDxTRG2 trigger control 0: Disable 1: Enable | | 6:3 | - | R | Read as "0". | | 2:0 | PMDS8[2:0] | R/W | Program number select (Refer to Table 12.1) | #### ADxPSEL9: PMD Trigger Program Number Select Register 9 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|-------|----|----|----|----|----|-------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | PENS9 | - | - | - | - | | PMDS9 | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|-----------------------------------------------| | 31:8 | - | R | Read as "0". | | 7 | PENS9 | R/W | PMDxTRG3 trigger control 0: Disable 1: Enable | | 6:3 | - | R | Read as "0". | | 2:0 | PMDS9[2:0] | R/W | Program number select (Refer to Table 12.1) | #### ADxPSEL10: PMD Trigger Program Number Select Register 10 | | | | _ | $\mathcal{C}$ | | | | | |-------------|--------|----|----|---------------|----|----|--------|----| | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | PENS10 | - | - | - | - | | PMDS10 | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|-------------|------|-----------------------------------------------| | 31:8 | - | R | Read as "0". | | 7 | PENS10 | R/W | PMDxTRG4 trigger control 0: Disable 1: Enable | | 6:3 | - | R | Read as "0". | | 2:0 | PMDS10[2:0] | R/W | Program number select (Refer to Table 12.1) | ADxPSEL11: PMD Trigger Program Number Select Register 11 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|--------|----|----|----|----|----|--------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | PENS11 | - | - | - | - | | PMDS11 | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|-------------|------|-----------------------------------------------| | 31:8 | - | R | Read as "0". | | 7 | PENS11 | R/W | PMDxTRG5 trigger control 0: Disable 1: Enable | | 6:3 | - | R | Read as "0". | | 2:0 | PMDS11[2:0] | R/W | Program number select (Refer to Table 12.1) | Table 12.1 Program number select | <pmds6[2:0]> to<br/><pmds11[2:0]></pmds11[2:0]></pmds6[2:0]> | Program number | |--------------------------------------------------------------|----------------| | 000 | Program 0 | | 001 | Program 1 | | 010 | Program 2 | | 011 | Program 3 | | 100 | Program 4 | | 101 | Program 5 | | 110 | Reserved | | 111 | Reserved | ## 12.4.21.2. ADxPINTS0 to 5 (PMD Trigger Interrupt Select Register 0 to 5) ADxPINTS0: PMD Trigger Interrupt Select Register 0 | | | 88 | 1 | 8 | | | | | |-------------|----|----|----|----|----|----|------|------| | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | = | - | - | - | - | - | INTS | SEL0 | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | - | R | Read as "0". | | 1:0 | INTSEL0[1:0] | R/W | Interrupt select 00: No interrupt output 01: Reserved 10: INTADxPDB 11: No interrupt output The starting interrupt is selected for program 0. | 328 / 609 ## ADxPINTS1: PMD Trigger Interrupt Select Register 1 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|------|------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | INTS | SEL1 | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | - | R | Read as "0". | | 1:0 | INTSEL1[1:0] | R/W | Interrupt select 00: No interrupt output 01: Reserved 10: INTADxPDB 11: No interrupt output The starting interrupt is selected for program 1. | ## ADxPINTS2: PMD Trigger Interrupt Select Register 2 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|------|------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | INTS | SEL2 | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | - | R | Read as "0". | | 1:0 | INTSEL2[1:0] | R/W | Interrupt select 00: No interrupt output 01: Reserved 10: INTADxPDB 11: No interrupt output The starting interrupt is selected for program 2 | ## ADxPINTS3: PMD Trigger Interrupt Select Register 3 | | | | | <u> </u> | | | | | |-------------|----|----|----|----------|----|----|------|------| | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | INTS | SEL3 | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | - | R | Read as "0". | | 1:0 | INTSEL3[1:0] | R/W | Interrupt select 00: No interrupt output 01: Reserved 10: INTADxPDB 11: No interrupt output The starting interrupt is selected for program 3 | #### ADxPINTS4: PMD Trigger Interrupt Select Register 4 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|------|------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | INTS | SEL4 | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | - | R | Read as "0". | | 1:0 | INTSEL4[1:0] | R/W | Interrupt select 00: No interrupt output 01: Reserved 10: INTADxPDB 11: No interrupt output The starting interrupt is selected for program 4 | #### ADxPINTS5: PMD Trigger Interrupt Select Register 5 | | | T | <u>F</u> | | | | | | |-------------|----|----|----------|----|----|----|------|------| | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | INTS | SEL5 | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | - | R | Read as "0". | | 1:0 | INTSEL5[1:0] | R/W | Interrupt select 00: No interrupt output 01: Reserved 10: INTADxPDB 11: No interrupt output The starting interrupt is selected for program 5 | ## 12.4.21.3. ADxPSET0 to 5 (PMD Trigger Program Select Register 0 to 5) Each ADxPSETn (n = 0 to 5: Program number) is composed of 4 sets. One set includes <AINSPnm[4:0]> for selecting AIN pin, <UVWISnm[1:0]> for informing to the vector engine, and <ENSPnm> for enabling ADxREGm (m = 0 to 3). | ADxREGm<br>ADxPSETn | m = 0 | m = 1 | m = 2 | m = 3 | |---------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------| | | <ensp00></ensp00> | <ensp01></ensp01> | <ensp02></ensp02> | <ensp03></ensp03> | | n = 0 | <uvwis00[1:0]></uvwis00[1:0]> | <uvwis01[1:0]></uvwis01[1:0]> | <uvwis02[1:0]></uvwis02[1:0]> | <uvwis03[1:0]></uvwis03[1:0]> | | | <ainsp00[4:0]></ainsp00[4:0]> | <ainsp01[4:0]></ainsp01[4:0]> | <ainsp02[4:0]></ainsp02[4:0]> | <ainsp03[4:0]></ainsp03[4:0]> | | | <ensp10></ensp10> | <ensp11></ensp11> | <ensp12></ensp12> | <ensp13></ensp13> | | n = 1 | <uvwis10[1:0]></uvwis10[1:0]> | <uvwis11[1:0]></uvwis11[1:0]> | <uvwis12[1:0]></uvwis12[1:0]> | <uvwis13[1:0]></uvwis13[1:0]> | | | <ainsp10[4:0]></ainsp10[4:0]> | <ainsp11[4:0]></ainsp11[4:0]> | <ainsp12[4:0]></ainsp12[4:0]> | <ainsp13[4:0]></ainsp13[4:0]> | | | <ensp20></ensp20> | <ensp21></ensp21> | <ensp22></ensp22> | <ensp23></ensp23> | | n = 2 | <uvwis20[1:0]></uvwis20[1:0]> | <uvwis21[1:0]></uvwis21[1:0]> | <uvwis22[1:0]></uvwis22[1:0]> | <uvwis23[1:0]></uvwis23[1:0]> | | | <ainsp20[4:0]></ainsp20[4:0]> | <ainsp21[4:0]></ainsp21[4:0]> | <ainsp22[4:0]></ainsp22[4:0]> | <ainsp23[4:0]></ainsp23[4:0]> | | | <ensp30></ensp30> | <ensp31></ensp31> | <ensp32></ensp32> | <ensp33></ensp33> | | n = 3 | <uvwis30[1:0]></uvwis30[1:0]> | <uvwis31[1:0]></uvwis31[1:0]> | <uvwis32[1:0]></uvwis32[1:0]> | <uvwis33[1:0]></uvwis33[1:0]> | | | <ainsp30[4:0]></ainsp30[4:0]> | <ainsp31[4:0]></ainsp31[4:0]> | <ainsp32[4:0]></ainsp32[4:0]> | <ainsp33[4:0]></ainsp33[4:0]> | | | <ensp40></ensp40> | <ensp41></ensp41> | <ensp42></ensp42> | <ensp43></ensp43> | | n = 4 | <uvwis40[1:0]></uvwis40[1:0]> | <uvwis41[1:0]></uvwis41[1:0]> | <uvwis42[1:0]></uvwis42[1:0]> | <uvwis43[1:0]></uvwis43[1:0]> | | | <ainsp40[4:0]></ainsp40[4:0]> | <ainsp41[4:0]></ainsp41[4:0]> | <ainsp42[4:0]></ainsp42[4:0]> | <ainsp43[4:0]></ainsp43[4:0]> | | | <ensp50></ensp50> | <ensp51></ensp51> | <ensp52></ensp52> | <ensp53></ensp53> | | n = 5 | <uvwis50[1:0]></uvwis50[1:0]> | <uvwis51[1:0]></uvwis51[1:0]> | <uvwis52[1:0]></uvwis52[1:0]> | <uvwis53[1:0]></uvwis53[1:0]> | | | <ainsp50[4:0]></ainsp50[4:0]> | <ainsp51[4:0]></ainsp51[4:0]> | <ainsp52[4:0]></ainsp52[4:0]> | <ainsp53[4:0]></ainsp53[4:0]> | Table 12.2 Select the AIN pin | <ainsp0[4:0]> to<br/><ainsp53[4:0]></ainsp53[4:0]></ainsp0[4:0]> | ADC<br>Unit x | |------------------------------------------------------------------|---------------| | 0_0000 | Reserved | | 0_0001 | Reserved | | 0_0010 | AINx2 | | 0_0011 | AINx3 | | 0_0100 | AINx4 | | 0_0101 | AINx5 | | 0_0110 | AINx6 | | 0_0111 | AINx7 | | 0_1000 | AINx8 | | 0_1001 | AINx9 | | 0_1010 | AlNx10 | | 0_1011 | AINx11 | | 0_1100 | AlNx12 | | 0_1101 to 0_1111 | Reserved | #### ADxPSET0: PMD Trigger Program Register 0 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|--------|-----|---------|---------|---------|---------|----|----| | Bit symbol | ENSP03 | UVW | /IS03 | | AINSP03 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | ENSP02 | UVW | /IS02 | AINSP02 | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | ENSP01 | UVW | /IS01 | | | AINSP01 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | ENSP00 | UVW | UVWIS00 | | | AINSP00 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|--------------|------|------------------------------------------------------| | 31 | ENSP03 | R/W | ADxREG3 enable 0: Disable 1: Enable | | 30:29 | UVWIS03[1:0] | R/W | Phase select (for Vector Engine) See table below. | | 28:24 | AINSP03[4:0] | R/W | AIN select Refer to "Table 12.2 Select the AIN pin". | | 23 | ENSP02 | R/W | ADxREG2 enable 0: Disable 1: Enable | | 22:21 | UVWIS02[1:0] | R/W | Phase select (for Vector Engine) See table below. | | 20:16 | AINSP02[4:0] | R/W | AIN select Refer to "Table 12.2 Select the AIN pin". | | 15 | ENSP01 | R/W | ADxREG1 enable 0: Disable 1: Enable | | 14:13 | UVWIS01[1:0] | R/W | Phase select (for Vector Engine) See table below. | | 12:8 | AINSP01[4:0] | R/W | AIN select Refer to "Table 12.2 Select the AIN pin". | | 7 | ENSP00 | R/W | ADxREG0 enable 0: Disable 1: Enable | | 6:5 | UVWIS00[1:0] | R/W | Phase select (for Vector Engine) See table below. | | 4:0 | AINSP00[4:0] | R/W | AIN select Refer to "Table 12.2 Select the AIN pin". | | <uvwis00[1:0]> to<br/><uvwis03[1:0]></uvwis03[1:0]></uvwis00[1:0]> | Phase select | |--------------------------------------------------------------------|---------------| | 00 | Not specified | | 01 | U | | 10 | V | | 11 | W | ADxPSET1: PMD Trigger Program Register 1 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|--------|-----|---------|---------|----|---------|----|----| | Bit symbol | ENSP13 | UVW | /IS13 | | | AINSP13 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | ENSP12 | UVW | /IS12 | AINSP12 | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | ENSP11 | UVW | /IS11 | | | AINSP11 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | ENSP10 | UVW | UVWIS10 | | | AINSP10 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-----------------------------------------|----------------------------------|-------------------------------------------| | | | | ADxREG3 enable | | 31 | ENSP13 | R/W | 0: Disable | | | | | 1: Enable | | 30:29 | UVWIS13[1:0] | R/W | Phase select (for Vector Engine) | | 30.29 | 0 7 7 7 5 7 5 7 5 7 5 7 5 7 5 7 5 7 5 7 | IN/VV | See table below. | | 28:24 | AINSP13[4:0] | R/W | AIN select | | 20.24 | AINOF 15[4.0] | IX/VV | Refer to "Table 12.2 Select the AIN pin". | | | | | ADxREG2 enable | | 23 | ENSP12 | R/W | 0: Disable | | | | | 1: Enable | | 22:21 | UVWIS12[1:0] | R/W | Phase select (for Vector Engine) | | 22.21 | 0 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 | K/VV | See table below. | | 20:16 | VIVICD13[4:0] | R/W | AIN select | | 20.16 | AINSP12[4:0] | K/VV | Refer to "Table 12.2 Select the AIN pin". | | | | | ADxREG1 enable | | 15 | ENSP11 | R/W | 0: Disable | | | | | 1: Enable | | 14:13 | UVWIS11[1:0] | R/W | Phase select (for Vector Engine) | | 14.13 | 0 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 | IX/VV | See table below. | | 12:8 | AINSP11[4:0] | R/W | AIN select | | 12.0 | AINSF11[4.0] | K/VV | Refer to "Table 12.2 Select the AIN pin". | | | | | ADxREG0 enable | | 7 | ENSP10 | R/W | 0: Disable | | | | | 1: Enable | | 6:5 | UVWIS10[1:0] R/W | Phase select (for Vector Engine) | | | 0.5 | UVWIS10[1:0] | FK/VV | See table below. | | 4:0 | AINICD40[4:0] | R/W | AIN select | | 4:0 | AINSP10[4:0] | K/W | Refer to "Table 12.2 Select the AIN pin". | | <uvwis10[1:0]> to<br/><uvwis13[1:0]></uvwis13[1:0]></uvwis10[1:0]> | Phase select | |--------------------------------------------------------------------|---------------| | 00 | Not specified | | 01 | U | | 10 | V | | 11 | W | #### ADxPSET2: PMD Trigger Program Register 2 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|--------|-----|---------|---------|---------|---------|----|----| | Bit symbol | ENSP23 | UVW | /IS23 | | AINSP23 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | ENSP22 | UVW | /IS22 | AINSP22 | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | ENSP21 | UVW | /IS21 | | | AINSP21 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | ENSP20 | UVW | UVWIS20 | | | AINSP20 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-----------------------------------------|-------|-------------------------------------------| | | | | ADxREG3 enable | | 31 | ENSP23 | R/W | 0: Disable | | | | | 1: Enable | | 30:29 | UVWIS23[1:0] | R/W | Phase select (for Vector Engine) | | 30.29 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | IX/VV | See table below. | | 28:24 | AINSP23[4:0] | R/W | AIN select | | 20.24 | AIN3F23[4.0] | IX/VV | Refer to "Table 12.2 Select the AIN pin". | | | | | ADxREG2 enable | | 23 | ENSP22 | R/W | 0: Disable | | | | | 1: Enable | | 22:21 | UVWIS22[1:0] | R/W | Phase select (for Vector Engine) | | 22.21 | 0 v vvi322[1.0] | 11/1/ | See table below. | | 20:16 | AINSP22[4:0] | R/W | AIN select | | 20.10 | AINOI 22[4.0] | 11/1/ | Refer to "Table 12.2 Select the AIN pin". | | | | | ADxREG1 enable | | 15 | ENSP21 | R/W | 0: Disable | | | | | 1: Enable | | 14:13 | UVWIS21[1:0] | R/W | Phase select (for Vector Engine) | | 14.10 | 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 1000 | See table below. | | 12:8 | AINSP21[4:0] | R/W | AIN select | | 12.0 | 711101 21[4.0] | 1077 | Refer to "Table 12.2 Select the AIN pin". | | | | | ADxREG0 enable | | 7 | ENSP20 | R/W | 0: Disable | | | | | 1: Enable | | 6:5 | UVWIS20[1:0] | R/W | Phase select (for Vector Engine) | | 0.0 | 5 7 7 7 5 2 5 [ 1.0] | 10,11 | See table below. | | 4:0 | AINSP20[4:0] | R/W | AIN select | | | 7 101 20[ 1.0] | | Refer to "Table 12.2 Select the AIN pin". | | <uvwis20[1:0]> to<br/><uvwis23[1:0]></uvwis23[1:0]></uvwis20[1:0]> | Phase select | |--------------------------------------------------------------------|---------------| | 00 | Not specified | | 01 | U | | 10 | V | | 11 | W | ## ADxPSET3: PMD Trigger Program Register 3 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|--------|-----|---------|---------|---------|---------|----|----| | Bit symbol | ENSP33 | UVW | /IS33 | | AINSP33 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | ENSP32 | UVW | /IS32 | AINSP32 | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | ENSP31 | UVW | /IS31 | | | AINSP31 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | ENSP30 | UVW | UVWIS30 | | | AINSP30 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|--------------|------|------------------------------------------------------| | 31 | ENSP33 | R/W | ADxREG3 enable 0: Disable 1: Enable | | 30:29 | UVWIS33[1:0] | R/W | Phase select (for Vector Engine) See table below. | | 28:24 | AINSP33[4:0] | R/W | AIN select Refer to "Table 12.2 Select the AIN pin". | | 23 | ENSP32 | R/W | ADxREG2 enable 0: Disable 1: Enable | | 22:21 | UVWIS32[1:0] | R/W | Phase select (for Vector Engine) See table below. | | 20:16 | AINSP32[4:0] | R/W | AIN select Refer to "Table 12.2 Select the AIN pin". | | 15 | ENSP31 | R/W | ADxREG1 enable 0: Disable 1: Enable | | 14:13 | UVWIS31[1:0] | R/W | Phase select (for Vector Engine) See table below. | | 12:8 | AINSP31[4:0] | R/W | AIN select Refer to "Table 12.2 Select the AIN pin". | | 7 | ENSP30 | R/W | ADxREG0 enable 0: Disable 1: Enable | | 6:5 | UVWIS30[1:0] | R/W | Phase select (for Vector Engine) See table below. | | 4:0 | AINSP30[4:0] | R/W | AIN select Refer to "Table 12.2 Select the AIN pin". | | <uvwis30[1:0]> to<br/><uvwis33[1:0]></uvwis33[1:0]></uvwis30[1:0]> | Phase select | |--------------------------------------------------------------------|---------------| | 00 | Not specified | | 01 | U | | 10 | V | | 11 | W | #### ADxPSET4: PMD Trigger Program Register 4 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |-------------|--------|-----|-------|---------|---------|---------|----|----|--| | Bit symbol | ENSP43 | UVW | /IS43 | | AINSP43 | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | Bit symbol | ENSP42 | UVW | /IS42 | | AINSP42 | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | Bit symbol | ENSP41 | UVW | /IS41 | AINSP41 | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Bit symbol | ENSP40 | UVW | /IS40 | | | AINSP40 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | Bit Symbol | Туре | Function | | |-------|------------------|------------|-------------------------------------------|------------| | | | | ADxREG3 enable | | | 31 | ENSP43 | R/W | 0: Disable | | | | | | 1: Enable | | | 30:29 | UVWIS43[1:0] | R/W | Phase select (for Vector Engine) | | | 30.29 | 0 7 771343[1.0] | 17/ 77 | See table below. | | | 28:24 | AINSP43[4:0] | R/W | AIN select | | | 20.24 | AIN3F43[4.0] | IX/VV | Refer to "Table 12.2 Select the AIN pin". | | | | | | ADxREG2 enable | | | 23 | ENSP42 | R/W | 0: Disable | | | | | | 1: Enable | | | 22:21 | UVWIS42[1:0] | R/W | Phase select (for Vector Engine) | | | 22.21 | 0 7 771342[1.0] | K/VV | See table below. | | | 20:16 | AINSP42[4:0] | R/W | AIN select | | | 20.16 | AINSF42[4.0] | K/VV | Refer to "Table 12.2 Select the AIN pin". | | | | | | ADxREG1 enable | | | 15 | ENSP41 R/W | ENSP41 R/W | R/W | 0: Disable | | | | | 1: Enable | | | 14:13 | UVWIS41[1:0] | R/W | Phase select (for Vector Engine) | | | 14.13 | 0 7 77134 1[1.0] | K/VV | See table below. | | | 12:8 | AINSP41[4:0] | R/W | AIN select | | | 12.0 | AINSF41[4.0] | K/VV | Refer to "Table 12.2 Select the AIN pin". | | | | | | ADxREG0 enable | | | 7 | 7 ENSP40 | R/W | 0: Disable | | | | | | 1: Enable | | | 6:5 | | R/W | Phase select (for Vector Engine) | | | 0.5 | UVWIS40[1:0] | FK/VV | See table below. | | | 4:0 | AINICD 40[4:0] | R/W | AIN select | | | 4:0 | AINSP40[4:0] | K/W | Refer to "Table 12.2 Select the AIN pin". | | | <uvwis40[1:0]> to<br/><uvwis43[1:0]></uvwis43[1:0]></uvwis40[1:0]> | Phase select | |--------------------------------------------------------------------|---------------| | 00 | Not specified | | 01 | U | | 10 | V | | 11 | W | ## ADxPSET5: PMD Trigger Program Register 5 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |-------------|--------|---------|-------|---------|---------|---------|----|----|--| | Bit symbol | ENSP53 | UVW | /IS53 | | AINSP53 | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | Bit symbol | ENSP52 | UVW | /IS52 | | AINSP52 | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | Bit symbol | ENSP51 | UVW | /IS51 | AINSP51 | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Bit symbol | ENSP50 | UVWIS50 | | | | AINSP50 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | Bit Symbol | Туре | Function | |-------|--------------|------|------------------------------------------------------| | 31 | ENSP53 | R/W | ADxREG3 enable 0: Disable 1: Enable | | 30:29 | UVWIS53[1:0] | R/W | Phase select (for Vector Engine) See table below. | | 28:24 | AINSP53[4:0] | R/W | AIN select Refer to "Table 12.2 Select the AIN pin". | | 23 | ENSP52 | R/W | ADxREG2 enable 0: Disable 1: Enable | | 22:21 | UVWIS52[1:0] | R/W | Phase select (for Vector Engine) See table below. | | 20:16 | AINSP52[4:0] | R/W | AIN select Refer to "Table 12.2 Select the AIN pin". | | 15 | ENSP51 | R/W | ADxREG1 enable 0: Disable 1: Enable | | 14:13 | UVWIS51[1:0] | R/W | Phase select (for Vector Engine) See table below. | | 12:8 | AINSP51[4:0] | R/W | AIN select Refer to "Table 12.2 Select the AIN pin". | | 7 | ENSP50 | R/W | ADxREG0 enable 0: Disable 1: Enable | | 6:5 | UVWIS50[1:0] | R/W | Phase select (for Vector Engine) See table below. | | 4:0 | AINSP50[4:0] | R/W | AIN select Refer to "Table 12.2 Select the AIN pin". | #### Phase select | <uvwis50[1:0]> to<br/><uvwis53[1:0]></uvwis53[1:0]></uvwis50[1:0]> | Phase select | |--------------------------------------------------------------------|---------------| | 00 | Not specified | | 01 | U | | 10 | V | | 11 | W | 338 / 609 #### 12.4.22. ADxTSET03/ADxTSET47/ADxTSET811 (Timer Trigger Program Registers) AD conversion can be started by trigger signal INTTB51 generated by TMRB5. Timer Trigger Program Registers are configured by twelve setting register set. The Timer Trigger Program Register number (m = 0 to 11) corresponds to the AD Conversion Result Register number. Setting <ENSTm> to "1" enables one setting register set. <AINSTm[4:0]> are used to select the AIN input which is used for AD conversion. When finished AD conversion by a timer trigger, INTADxTMR is generated. Table 12.3 Select the AIN pin | <ainst0[4:0]> to <ainst11[4:0]></ainst11[4:0]></ainst0[4:0]> | ADC<br>Unit x | | | |--------------------------------------------------------------|---------------|--|--| | 0_0000 | Reserved | | | | 0_0001 | Reserved | | | | 0_0010 | AlNx2 | | | | 0_0011 | AINx3 | | | | 0_0100 | AINx4 | | | | 0_0101 | AlNx5 | | | | 0_0110 | AINx6 | | | | 0_0111 | AINx7 | | | | 0_1000 | AINx8 | | | | 0_1001 | AINx9 | | | | 0_1010 | AINx10 | | | | 0_1011 | AINx11 | | | | 0_1100 | AINx12 | | | | 0_1101 to 0_1111 | Reserved | | | #### ADxTSET03: Timer Trigger Program Registers 03 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|-------|----|----|--------|----|--------|----|----| | Bit symbol | ENST3 | - | - | AINST3 | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | ENST2 | - | - | AINST2 | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | ENST1 | - | - | | | AINST1 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | ENST0 | - | - | AINST0 | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|----------------|-------|-------------------------------------------| | | | | ADxREG3 enable | | 31 | ENST3 | R/W | 0: Disable | | | | | 1: Enable | | 30:29 | - | R | Read as "0". | | 20.04 | A INICTOI 4.01 | R/W | AIN select | | 28:24 | AINST3[4:0] | K/VV | Refer to "Table 12.3 Select the AIN pin". | | | | | ADxREG2 enable | | 23 | ENST2 | R/W | 0: Disable | | | | | 1: Enable | | 22:21 | - | R | Read as "0". | | 20.40 | AUNIOTOLA OL | D/M | AIN select | | 20:16 | AINST2[4:0] | R/W | Refer to "Table 12.3 Select the AIN pin". | | | | | ADxREG1 enable | | 15 | ENST1 | R/W | 0: Disable | | | | | 1: Enable | | 14:13 | - | R | Read as "0". | | 12:8 | AINICT4[4.0] | R/W | AIN select | | 12.0 | AINST1[4:0] | FC/VV | Refer to "Table 12.3 Select the AIN pin". | | | | | ADxREG0 enable | | 7 | 7 ENST0 | R/W | 0: Disable | | | | | 1: Enable | | 6:5 | - | R | Read as "0". | | 4.0 | A INICTOLA CI | D/A/ | AIN select | | 4:0 | AINST0[4:0] | R/W | Refer to "Table 12.3 Select the AIN pin". | #### ADxTSET47: Timer Trigger Program Registers 47 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|-------|----|----|--------|----|----|----|----| | Bit symbol | ENST7 | - | - | AINST7 | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | ENST6 | - | - | AINST6 | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | ENST5 | - | - | AINST5 | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | ENST4 | - | - | AINST4 | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-----------------|---------------|-------------------------------------------| | | | | ADxREG7 enable | | 31 | ENST7 | R/W | 0: Disable | | | | | 1: Enable | | 30:29 | - | R | Read as "0". | | 28:24 | A INICT 7[4:0] | R/W | AIN select | | 20.24 | AINST7[4:0] | FC/VV | Refer to "Table 12.3 Select the AIN pin". | | | | | ADxREG6 enable | | 23 | ENST6 | R/W | 0: Disable | | | | | 1: Enable | | 22:21 | - | R | Read as "0". | | 20:16 | 6 AINST6[4:0] R | NST6[4:0] R/W | AIN select | | 20.16 | | FC/VV | Refer to "Table 12.3 Select the AIN pin". | | | | | ADxREG5 enable | | 15 | ENST5 | R/W | 0: Disable | | | | | 1: Enable | | 14:13 | - | R | Read as "0". | | 12:8 | AINICTE[4.0] | R/W | AIN select | | 12.0 | AINST5[4:0] | FC/VV | Refer to "Table 12.3 Select the AIN pin". | | | | | ADxREG4 enable | | 7 | 7 ENST4 | R/W | 0: Disable | | | | | 1: Enable | | 6:5 | - | R | Read as "0". | | 4.0 | AINICTALA | R/W | AIN select | | 4:0 | AINST4[4:0] | IK/VV | Refer to "Table 12.3 Select the AIN pin". | ## ADxTSET811: Timer Trigger Program Registers 811 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|--------|----|----|----|----|---------|----|----| | Bit symbol | ENST11 | - | - | | | AINST11 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | ENST10 | - | - | | | AINST10 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | ENST9 | - | - | | | AINST9 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | ENST8 | - | - | | | AINST8 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|--------------|------|------------------------------------------------------| | 31 | ENST11 | R/W | ADxREG11 enable 0: Disable 1: Enable | | 30:29 | - | R | Read as "0". | | 28:24 | AINST11[4:0] | R/W | AIN select Refer to "Table 12.3 Select the AIN pin". | | 23 | ENST10 | R/W | ADxREG10 enable 0: Disable 1: Enable | | 22:21 | - | R | Read as "0". | | 20:16 | AINST10[4:0] | R/W | AIN select Refer to "Table 12.3 Select the AIN pin". | | 15 | ENST9 | R/W | ADxREG9 enable 0: Disable 1: Enable | | 14:13 | - | R | Read as "0". | | 12:8 | AINST9[4:0] | R/W | AIN select Refer to "Table 12.3 Select the AIN pin". | | 7 | ENST8 | R/W | ADxREG8 enable 0: Disable 1: Enable | | 6:5 | - | R | Read as "0". | | 4:0 | AINST8[4:0] | R/W | AIN select Refer to "Table 12.3 Select the AIN pin". | #### 12.4.23. ADxSSET03/ADxSSET47/ADxSSET811 (Software Trigger Program Registers) AD conversion can be started by software. Software Trigger Program Registers are configured by twelve setting register set. The numbers of the Software Trigger Program Registers (m = 0 to 11) correspond to those of the AD Conversion Result Registers. Setting <ENSSm> to "1" enables one setting register set. <AINSSm[4:0]> are used to select the AIN input which is used for AD conversion. When finished AD conversion by a software trigger, INTADxSFT is generated. Table 12.4 Select the AIN pin | <ainss0[4:0]> to <ainss11[4:0]></ainss11[4:0]></ainss0[4:0]> | ADC<br>Unit x | |--------------------------------------------------------------|---------------| | 0_0000 | Reserved | | 0_0001 | Reserved | | 0_0010 | AlNx2 | | 0_0011 | AINx3 | | 0_0100 | AINx4 | | 0_0101 | AINx5 | | 0_0110 | AINx6 | | 0_0111 | AINx7 | | 0_1000 | AINx8 | | 0_1001 | AINx9 | | 0_1010 | AINx10 | | 0_1011 | AINx11 | | 0_1100 | AlNx12 | | 0_1101 to 0_1111 | Reserved | ## ADxSSET03: Software Trigger Program Registers 03 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|-------|----|----|----|----|--------|----|----| | Bit symbol | ENSS3 | - | - | | | AINSS3 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | ENSS2 | - | - | | | AINSS2 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | ENSS1 | - | - | | | AINSS1 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | ENSS0 | - | - | | | AINSS0 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|------------------------------------------------------| | 31 | ENSS3 | R/W | ADxREG3 enable 0: Disable 1: Enable | | 30:29 | - | R | Read as "0". | | 28:24 | AINSS3[4:0] | R/W | AIN select Refer to "Table 12.4 Select the AIN pin". | | 23 | ENSS2 | R/W | ADxREG2 enable 0: Disable 1: Enable | | 22:21 | - | R | Read as "0". | | 20:16 | AINSS2[4:0] | R/W | AIN select Refer to "Table 12.4 Select the AIN pin". | | 15 | ENSS1 | R/W | ADxREG1 enable 0: Disable 1: Enable | | 14:13 | - | R | Read as "0". | | 12:8 | AINSS1[4:0] | R/W | AIN select Refer to "Table 12.4 Select the AIN pin". | | 7 | ENSS0 | R/W | ADxREG0 enable 0: Disable 1: Enable | | 6:5 | - | R | Read as "0". | | 4:0 | AINSS0[4:0] | R/W | AIN select Refer to "Table 12.4 Select the AIN pin". | ADxSSET47: Software Trigger Program Registers 47 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|-------|----|----|----|----|--------|----|----| | Bit symbol | ENSS7 | - | - | | | AINSS7 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | ENSS6 | - | - | | | AINSS6 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | ENSS5 | - | - | | | AINSS5 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | ENSS4 | - | - | | | AINSS4 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------------|-------|-------------------------------------------| | | | | ADxREG7 enable | | 31 | ENSS7 | R/W | 0: Disable | | 00.00 | | | 1: Enable | | 30:29 | - | R | Read as "0". | | 28:24 | AINSS7[4:0] | R/W | AIN select | | | | | Refer to "Table 12.4 Select the AIN pin". | | | | | ADxREG6 enable | | 23 | ENSS6 | R/W | 0: Disable | | | | | 1: Enable | | 22:21 | - | R | Read as "0". | | 20.40 | AINCCCI4.01 | R/W | AIN select | | 20:16 | AINSS6[4:0] | R/VV | Refer to "Table 12.4 Select the AIN pin". | | | | | ADxREG5 enable | | 15 | ENSS5 | R/W | 0: Disable | | | | | 1: Enable | | 14:13 | - | R | Read as "0". | | 40.0 | A IN 100 51 4 01 | D 444 | AIN select | | 12:8 | AINSS5[4:0] | R/W | Refer to "Table 12.4 Select the AIN pin". | | | | | ADxREG4 enable | | 7 | ENSS4 | R/W | 0: Disable | | | | | 1: Enable | | 6:5 | - | R | Read as "0". | | 4.0 | A IN 1000 45 4 03 | D.04/ | AIN select | | 4:0 | AINSS4[4:0] | R/W | Refer to "Table 12.4 Select the AIN pin". | ## ADxSSET811: Software Trigger Program Registers 811 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------------------|----------|---------------|---------------|---------------|---------------|---------------|--------|----| | Bit symbol | ENSS11 | - | - | | | AINSS11 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | ENSS10 | - | - | | | AINSS10 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | ENSS9 | - | - | | | AINSS9 | | | | | | | | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | After reset | <b>7</b> | 0<br><b>6</b> | 0<br><b>5</b> | 0<br><b>4</b> | 0<br><b>3</b> | 0<br><b>2</b> | 0<br>1 | 0 | | After reset Bit symbol | - | - | | | - | - | 0<br>1 | - | | Bit | Bit Symbol | Туре | Function | |-------|--------------|------|------------------------------------------------------| | 31 | ENSS11 | R/W | ADxREG11 enable 0: Disable 1: Enable | | 30:29 | - | R | Read as "0". | | 28:24 | AINSS11[4:0] | R/W | AIN select Refer to "Table 12.4 Select the AIN pin". | | 23 | ENSS10 | R/W | ADxREG10 enable 0: Disable 1: Enable | | 22:21 | - | R | Read as "0". | | 20:16 | AINSS10[4:0] | R/W | AIN select Refer to "Table 12.4 Select the AIN pin". | | 15 | ENSS9 | R/W | ADxREG9 enable 0: Disable 1: Enable | | 14:13 | - | R | Read as "0". | | 12:8 | AINSS9[4:0] | R/W | AIN select Refer to "Table 12.4 Select the AIN pin". | | 7 | ENSS8 | R/W | ADxREG8 enable 0: Disable 1: Enable | | 6:5 | - | R | Read as "0". | | 4:0 | AINSS8[4:0] | R/W | AIN select Refer to "Table 12.4 Select the AIN pin". | # 12.4.24. ADxASET03/ADxASET47/ADxASET811 (Constant Conversion Program Registers) AD conversion can be used as constant conversion. Constant Conversion Program Registers are configured by twelve setting register set. The numbers of the Constant Conversion Program Registers (m = 0 to 11) correspond to those of the AD Conversion Result Registers. Setting <ENSAm> to "1" enables one setting register set. <AINSAm[4:0]> are used to select the AIN input which is used for AD conversion. Table 12.5 Select the AIN pin | <ainsa0[4:0]> to<br/><ainsa11[4:0]></ainsa11[4:0]></ainsa0[4:0]> | ADC<br>Unit x | |------------------------------------------------------------------|---------------| | 0_0000 | Reserved | | 0_0001 | Reserved | | 0_0010 | AlNx2 | | 0_0011 | AINx3 | | 0_0100 | AINx4 | | 0_0101 | AINx5 | | 0_0110 | AINx6 | | 0_0111 | AINx7 | | 0_1000 | AINx8 | | 0_1001 | AINx9 | | 0_1010 | AlNx10 | | 0_1011 | AINx11 | | 0_1100 | AlNx12 | | 0_1101 to 0_1111 | Reserved | 347 / 609 #### ADxASET03: Constant Conversion Program Registers 03 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------------|-------|----|----|----|----|--------|----|----| | Bit symbol | ENSA3 | - | - | | | AINSA3 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | ENSA2 | - | - | | | AINSA2 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | ENSA1 | - | - | | | AINSA1 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | ENCAG | | | | | AINSA0 | | | | Dit Syllibol | ENSA0 | - | - | | | AINOAU | | | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|------------------------------------------------------| | 31 | ENSA3 | R/W | ADxREG3 enable 0: Disable 1: Enable | | 30:29 | - | R | Read as "0". | | 28:24 | AINSA3[4:0] | R/W | AIN select Refer to "Table 12.5 Select the AIN pin". | | 23 | ENSA2 | R/W | ADxREG2 enable 0: Disable 1: Enable | | 22:21 | - | R | Read as "0". | | 20:16 | AINSA2[4:0] | R/W | AIN select Refer to "Table 12.5 Select the AIN pin". | | 15 | ENSA1 | R/W | ADxREG1 enable 0: Disable 1: Enable | | 14:13 | - | R | Read as "0". | | 12:8 | AINSA1[4:0] | R/W | AIN select Refer to "Table 12.5 Select the AIN pin". | | 7 | ENSA0 | R/W | ADxREG0 enable 0: Disable 1: Enable | | 6:5 | - | R | Read as "0". | | 4:0 | AINSA0[4:0] | R/W | AIN select Refer to "Table 12.5 Select the AIN pin". | #### ADxASET47: Constant Conversion Program Registers 47 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |-------------|-------|--------|----|----|--------|--------|----|----|--| | Bit symbol | ENSA7 | - | - | | AINSA7 | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | Bit symbol | ENSA6 | - | - | | | AINSA6 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | Bit symbol | ENSA5 | - | - | | | AINSA5 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | _ | - A | _ | | | • | 4 | 0 | | | | 7 | 6 | 5 | 4 | 3 | 2 | 7 | 0 | | | Bit symbol | FNSA4 | -<br>- | - | 4 | 3 | AINSA4 | 1 | U | | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|------------------------------------------------------| | 31 | ENSA7 | R/W | ADxREG7 enable 0: Disable 1: Enable | | 30:29 | - | R | Read as "0". | | 28:24 | AINSA7[4:0] | R/W | AIN select Refer to "Table 12.5 Select the AIN pin". | | 23 | ENSA6 | R/W | ADxREG6 enable 0: Disable 1: Enable | | 22:21 | - | R | Read as "0". | | 20:16 | AINSA6[4:0] | R/W | AIN select Refer to "Table 12.5 Select the AIN pin". | | 15 | ENSA5 | R/W | ADxREG5 enable 0: Disable 1: Enable | | 14:13 | - | R | Read as "0". | | 12:8 | AINSA5[4:0] | R/W | AIN select Refer to "Table 12.5 Select the AIN pin". | | 7 | ENSA4 | R/W | ADxREG4 enable 0: Disable 1: Enable | | 6:5 | - | R | Read as "0". | | 4:0 | AINSA4[4:0] | R/W | AIN select Refer to "Table 12.5 Select the AIN pin". | #### ADxASET811: Constant Conversion Program Registers 811 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|--------|----|----|--------|---------|---------|----|----| | Bit symbol | ENSA11 | - | - | | AINSA11 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | ENSA10 | - | - | | | AINSA10 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | ENSA9 | - | - | | | AINSA9 | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | ENSA8 | - | - | AINSA8 | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------------|---------------|-------------------------------------------| | | | | ADxREG11 enable | | 31 | ENSA11 | R/W | 0: Disable | | | | | 1: Enable | | 30:29 | - | R | Read as "0". | | 28:24 | AINSA11[4:0] | R/W | AIN select | | 20.24 | AINSATT[4.0] | IX/VV | Refer to "Table 12.5 Select the AIN pin". | | | | | ADxREG10 enable | | 23 | ENSA10 | R/W | 0: Disable | | | | | 1: Enable | | 22:21 | - | R | Read as "0". | | 20.40 | A INIC A 4 0[4,0] | 0[4:0] R/W | AIN select | | 20:16 | AINSA10[4:0] | | Refer to "Table 12.5 Select the AIN pin". | | | | SA9 R/W | ADxREG9 enable | | 15 | ENSA9 | | 0: Disable | | | | | 1: Enable | | 14:13 | - | R | Read as "0". | | 12:8 | A INIC A O[ 4, O] | R/W | AIN select | | 12.0 | AINSA9[4:0] | FK/VV | Refer to "Table 12.5 Select the AIN pin". | | | | | ADxREG8 enable | | 7 | ENSA8 | R/W | 0: Disable | | | | | 1: Enable | | 6:5 | - | R | Read as "0". | | 4.0 | A INIC A 014.01 | DAA! | AIN select | | 4:0 | AINSA8[4:0] | NSA8[4:0] R/W | Refer to "Table 12.5 Select the AIN pin". | #### 12.5. Operation Descriptions #### 12.5.1. Analog Reference Voltage For the analog reference voltage, "High" level and "Low" level voltage are applied to the VREFHx and VREFLx pins of ADC unit B, respectively. There are no registers for controlling current between VREFHx and VREFLx. The constant current is flowed continuously. Note1: During AD conversion, do not change the output data of port I/J/K, to avoid the influence on the conversion result. Note2: AD conversion results might be unstable by the following conditions. - Input operation is executed during AD conversion. - Output operation is executed during AD conversion. - Output current of port varies during AD conversion. Take a countermeasure such as averaging the multiple conversion results, to get precise value. #### 12.5.2. Starting AD Conversion AD conversion is started by the following 3 trigger signals. - Software trigger - PMD trigger - Timer trigger These start triggers are given priorities as shown below. PMD trigger 0 > ··· > PMD trigger 5 > Timer trigger > Software trigger > Constant conversion When a higher-priority trigger occurs while an AD conversion is in progress, the ongoing AD conversion is handled to stop, and a program corresponding to a higher-priority trigger starts. When the higher-priority PMD trigger occurs while a PMD triggered AD conversion is in progress, the PMD trigger is handled after the ongoing AD conversion is completed. It has some delay from generation of trigger to start of AD conversion. The following timing chart and table show the delay. Figure 12.3 Timing Chart of AD Conversion Table 12.6 AD conversion time and delay time (SCLK = 40MHz) | | | fsys = | 80MHz | fsys = 40MHz | | | |---------------------------------|----------------------------------------|--------|-------|--------------|-------|--| | | Conversion start trigger | MIN | MAX | MIN | MAX | | | | PMD | 0.125 | 0.163 | 0.225 | 0.3 | | | Delay time from<br>trigger [µs] | TMRB | 0.125 | 0.263 | 0.225 | 0.5 | | | (Note1) | Software,<br>Constant conversion | 0.138 | 0.275 | 0.25 | 0.525 | | | AD comparison time [µs] | - | 1.8 | 85 | 1.8 | 85 | | | Delay time to the next | PMD | 0.1 | 0.125 | 0.175 | 0.225 | | | conversion [µs]<br>(Note2) | TMRB, Software,<br>Constant conversion | 0.1 | 0.238 | 0.175 | 0.425 | | Note1: Delay time from trigger to start of AD conversion Note2: Delay time to the 2nd or after conversion in plural conversions with one trigger #### 12.5.3. AD Conversion Monitoring Function The ADC has the AD conversion monitoring function. When this function is enabled, an interrupt is generated when the result matches the specified comparison condition. To enable the monitoring function, set ADxCMPCRn<CMPnEN> to "1". In the monitoring function, the value of AD conversion result register specified by <REGSn> and the value of ADxCMPn are compared. When the compared result is matched to the condition which is specified by <ADBIGn>, the compare counter is incremented. The comparison is executed at the timing of storing the conversion result. When the compare counter is matched to the condition specified by <CMPCNTn[3:0]>, INTADxCPn is generated. Note1: The AD conversion result store flag (<ADR0RF> to <ADR11RF>) is not cleared by reading of the AD conversion monitoring function. Note2: The AD conversion monitoring function differs from reading the conversion result by software. Therefore, when the next conversion is completed without reading the previous result by software, the overrun flag (<OVR0> to <OVR11>) is set. #### 12.6. Timing Chart of AD Conversion The following shows a timing chart of software trigger conversion, constant conversion and acceptance of PMD and timer trigger. #### 12.6.1. Software Trigger Conversion In the software trigger conversion, the interrupt is generated after completion of conversion programmed by ADxSSET03, ADxSSET47 and ADxSSET811 (Refer to Figure 12.4). When ADxMOD1<ADEN> is cleared to "0" during AD conversion, the ongoing conversion stops without storing to the result register (Refer to Figure 12.5). interrupt (INTADxSFT) Condition Condition Software Trigger setting: AINx9, AINx10, AINx11, AINx12 Software Trigger conversion ADxMOD0<ADSS> = "1" AINx9 AINx10 AINx11 AINx12 AD conversion conversion conversion conversion conversion Busy flag varies every conversion. AD conversion busy flag ADxMOD2<ADBFN> Software conversion busy flag INTADxSFT is generated by ADxMOD2<ADSFN> the completion of selected AD conversion at the timing of clearing <ADSFN> to "0". Software trigger AD conversion Figure 12.4 Software Trigger AD Conversion Timing Chart Software Trigger setting: AINx10, AINx11, AINx12 AD conversion enable/ disable ADxMOD1<ADEN> During AD conversion, ADSFN is cleared to "0" immediately Software Trigger conversion after clearing ADEN to "0". ADxMOD0<ADSS> = "1" AD conversion busy flag Clearing of <ADBFN> is delayed AINx10 conversion AINx11 conversion against <ADSFN>. ADxMODE2<ADBFN> Software conversion busy flag The result of AINx10 The conversion of AINx12 doesn't start. ADxMOD2<ADSFN> is stored to the result The result of AINx11 is not register. stored to the result register. AD Conversion result register Result register for AINx10 Figure 12.5 Writing "0" to <ADEN> during Software Trigger AD Conversion 354 / 609 2023-07-31 #### 12.6.2. Constant Conversion In the constant conversion, when the next conversion completes without reading the previous result from the conversion result register, the overrun flag is set to "1". In this case, the previous conversion result in the conversion result register is overwritten by the next result. The overrun flag is cleared by reading of the conversion result. (Refer to Figure 12.6) Figure 12.6 Constant Conversion Timing Chart #### 12.6.3. AD Conversion by Trigger When the PMD trigger is occurred during the software trigger conversion, the ongoing conversion stops immediately and start AD conversion corresponding to PMD trigger. (Refer to Figure 12.7) After the completion of conversion by PMD trigger, the software trigger conversion starts from the beginning programmed setting. When the timer trigger is occurred, also same response. (Refer to Figure 12.8) Figure 12.7 AD Conversion by PMD Trigger during AD Conversion Figure 12.8 AD Conversion by Timer Trigger during AD Conversion Note: When timer trigger is not used, do not use INTTB51. Set TB5IM<TBIM1> to "1". ## 13. Motor Control Circuit (PMD) #### 13.1. Outline The PMD consists the conduction output control and the DC overvoltage detection input to achieve one-shunt sensorless motor control. It also can control a motor in conjunction with ADC and VE. Figure 13.1 In Conjunction with PMD, ADC, and VE #### 13.2. Block Diagram The PMD is broadly divided into two blocks: a waveform generator circuit and a synchronous trigger generator circuit. The following circuits constitute the waveform generation circuit. - The pulse width modulation circuit generates 3-phase independent PWM waveforms with equal PWM frequencies. - The conduction control circuit determines the output patterns of the upper and lower phases of U, V, and W phases. - The protection circuit performs emergency output stop by $\overline{EMGx}$ pin input and $\overline{OVVx}$ pin input. - The dead time control circuit prevents short circuits during switching of the upper and lower phases. The synchronous trigger generator also generates a synchronous trigger signal to ADC. Figure 13.2 PMD Block Diagram Registers ## 13.3. Registers ## 13.3.1. List of Registers The control registers and addresses are listed below. | Register name | Base+ (Address) | | |--------------------------------------|-----------------|--------| | PMD Enable Register | PMDxMDEN | 0x0000 | | Port Output Mode Register | PMDxPORTMD | 0x0004 | | PMD Control Register | PMDxMDCR | 0x0008 | | PWM Counter Status Register | PMDxCNTSTA | 0x000C | | PWM Counter Register | PMDxMDCNT | 0x0010 | | PWM Cycle Register | PMDxMDPRD | 0x0014 | | PWM Compare U Register | PMDxCMPU | 0x0018 | | PWM Compare V Register | PMDxCMPV | 0x001C | | PWM Compare W Register | PMDxCMPW | 0x0020 | | Mode Select Register | PMDxMODESEL | 0x0024 | | PMD Output Control Register | PMDxMDOUT | 0x0028 | | PMD Output Setting Register | PMDxMDPOT | 0x002C | | EMG Release Register | PMDxEMGREL | 0x0030 | | EMG Control Register | PMDxEMGCR | 0x0034 | | EMG Status Register | PMDxEMGSTA | 0x0038 | | OVV Control Register | PMDxOVVCR | 0x003C | | OVV Status Register | PMDxOVVSTA | 0x0040 | | Dead Time Register | PMDxDTR | 0x0044 | | Trigger Compare 0 Register | PMDxTRGCMP0 | 0x0048 | | Trigger Compare 1 Register | PMDxTRGCMP1 | 0x004C | | Trigger Compare 2 Register | PMDxTRGCMP2 | 0x0050 | | Trigger Compare 3 Register | PMDxTRGCMP3 | 0x0054 | | Trigger Control Register | PMDxTRGCR | 0x0058 | | Trigger Output Mode Setting Register | PMDxTRGMD | 0x005C | | Trigger Output Select Register | PMDxTRGSEL | 0x0060 | | Reserved | - | 0x007C | Note: Access to the "Reserved" address is prohibited. ## 13.3.2. PMD Control ## 13.3.2.1. PMDxMDEN (PMD Enable Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|-------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | - | PWMEN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | - | R | Read as "0". | | 0 | PWMEN | R/W | Waveform synthesis function enable/disable control 0: Disabled 1: Enabled When the ports are used as a function output (PWM output), when PMDxMDEN <pwmen> is set to "0", the ports used as a function output are set to "Hi-Z". Set PMDxMDEN<pwmen> to "1" after making settings such as output port polarity selection, etc</pwmen></pwmen> | ### 13.3.2.2. PMDxPORTMD (Port Output Mode Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|--------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | PORTMD | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | - | R | Read as "0". | | 1:0 | PORTMD[1:0] | R/W | U-phase, V-phase, W-phase, X-phase, Y-phase, Z-phase output pin control 00: Upper phase "Hi-Z"/Lower phase "Hi-Z" 01: Upper phase "Hi-Z"/Lower phase ON (Note3) 10: Upper phase ON (Note3)/Lower phase "Hi-Z" 11: Upper phase ON (Note3)/Lower phase ON (Note3) Set the output of the upper phase (UOx, VOx, and WOx pins) and the lower phase (XOx, YOx, and ZOx pins) when debugger is halted. | Note1: When PMDxMDEN<PWMEN> is "0", the UOx, VOx, WOx, XOx, YOx, and ZOx output pins are set to "Hi-Z" regardless of the port output control register setting. Note2: The UOx, VOx, WOx, XOx, YOx, and ZOx output pin control is also performed according to the setting of PMDxEMGCR<EMGMD[1:0]> when the $\overline{EMGx}$ pin input is "Low" level 361 / 609 Note3: ON: PWM output continues. # 13.3.2.3. PMDxMODESEL (Mode Select Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|-------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | - | MDSEL | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | - | R | Read as "0". | | 0 | MDSEL | R/W | Mode select register 0: Bus mode 1: VE Mode PMDxMODESEL <mdsel> selects the input method to the subsequent stage of the double buffer from the bus mode which uses the register value set from the bus or the VE mode which uses the value from VE. PMDxCMPU, PMDxCMPV, PMDxCMPW, PMDxTRGCMP0, PMDxTRGCMP1, and PMDxMDOUT have a double buffer configuration. When PMDxMODESEL<mdsel> is "0", the data written to the register is immediately loaded to the subsequent stage of the double buffer. When PMDxMODESEL<mdsel> is "1", the data is loaded to the subsequent stage of the double buffer at the update timing inside the PMD.</mdsel></mdsel></mdsel> | #### 13.3.3. Pulse Width Modulation circuit The pulse width modulation circuit has a PMD counter as a 16-bit up/down counter. It generates PWM carrier with a resolution of 12.5ns@fsys = 80MHz. The PWM carrier waveform mode can be selected from edge-aligned PWM (sawtooth wave modulation) as PWM mode 0 and center-aligned PWM (triangle wave modulation) as mode 1. In addition, by setting the PWM cycle extension mode (PMDxMDCR<PWMCK> = "1"), the PWM counter generates PWM carriers with a resolution of 50ns. Figure 13.3 Pulse Width Modulation Circuit ### 13.3.3.1. PWM Cycle Setting The PWM cycle is determined by PMDxMDPRD<MDPRD[15:0]>. PMDxMDPRD has a double-buffer configuration and the comparator inputs are updated in PWM cycle. Updating (loading every half cycle) for each PWM half cycle can also be selected. Sawtooth wave PWM: PMDxMDPRD register setting = $$\frac{\text{Oscillation frequency [Hz]}}{\text{PWM frequency [Hz]}}$$ Triangle wave PWM: PMDxMDPRD register setting = $$\frac{\text{Oscillation frequency [Hz]}}{\text{PWM frequency} \times 2[\text{Hz}]}$$ ### 13.3.3.2. Compare Function The comparator compares the 3-phase PWM compare register (PMDxCMPU/V/W) value with the carrier generated by PMDxMDCNT<MDCNT[15:0]> to produce a PWM waveform with the desired duty. The PMD compare register for each phase has a comparison register, and a double-buffer configuration. The PMD compare register value is synchronized with the PWM cycle and loaded into the compare register when PMDxMDCNT<MDCNT[15:0]> matches PMDxMDPRD<MDPRD[15:0]>. Update in PWM half cycle (loading every half cycle) can also be selected. Figure 13.4 PWM Waveforms of Sawtooth and Triangle Waveform 2023-07-31 Rev.1.3 #### 13.3.3.3. Waveform Mode The following 3-phase PWM generation modes can be selected. - (1) 3-phase independent duty mode: Generates 3-phase independent PWM waveforms by setting independent values to the 3-phase PMD compare register. This is used for arbitrary drive waveform generation, such as a sine wave. - (2) 3-phase common duty mode: A value is set only to the U-phase PMD compare register, and 3-phase identical PWM waveforms are generated with the set value of the U-phase. This is used for square-wave driving of DC motor. ### 13.3.3.4. Interrupt Processing The pulse width modulation circuit generates a PWM interrupt request (INTPWMx) in synchronization with the PWM waveform. The frequency of INTPWMx can be selected from the following. - (1) Once per half cycle of PWM cycle - (2) Once per one cycle of PWM cycle - (3) Once per two cycles of PWM cycle - (4) Once per four cycles of PWM cycle # 13.3.3.5. PMDxMDCR (PMD Control Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|-------|--------|-------|------|-----|-----|-------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | PWMCK | SYNTMD | DTYMD | PINT | INT | PRD | PWMMD | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | - | R | Read as "0". | | 6 | PWMCK | R/W | PWM cycle extension mode selection 0: Normal cycle 1: Quadruple cycle When the normal cycle is selected, the PWM counter operates at a resolution of 12.5ns@fsys = 80MHz. The sawtooth wave resolution is 12.5ns and the triangle wave resolution is 25ns. When the quadruple cycle is selected, the PWM counter operates at a resolution of 50ns@fsys = 80MHz. The resolution of the sawtooth wave is 50ns and that of the triangle wave is 100ns. | | 5 | SYNTMD | R/W | UOx, VOx, WOx, XOx, YOx, ZOx output pin mode setting Set the UOx, VOx, WOx, XOx, YOx, and ZOx output pins. For details, refer to Table 13.2. | | 4 | DTYMD | R/W | Duty mode selection 0: 3-phase common duty mode 1: 3-phase independent duty mode Selects whether to use PMDxCMPU value for the duty setting for all three phases or to use PMDxCMPU/V/W setting value independently for each of the three phases. | | 3 | PINT | R/W | INTPWMx generation timing select 0: When PWM counter PMDxMDCNT <mdcnt[15:0]> = "0x0001" (min), INTPWMx occurs. 1: When PWM counter PMDxMDCNT<mdcnt[15:0]> = PMDxMDPRD<mdprd[15:0]>,</mdprd[15:0]></mdcnt[15:0]></mdcnt[15:0]> | | 2:1 | INTPRD[1:0] | R/W | INTPWMx generation cycle select 00: Generates INTPWMx once per half cycle of PWM cycle (only when PMDxMDCR <pwmmd>= "1") (Note) 01: Generates INTPWMx once per one cycle of PWM cycle 10: Generates INTPWMx once per 2 cycles of PWM cycle 11: Generates INTPWMx once per 4 cycles of PWM cycle Selects the frequency at which INTPWMx occurs from every 0.5, 1, 2, and 4 PWM cycles.</pwmmd> | | Bit | Bit Symbol | Туре | Function | |-----|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | PWMMD | R/W | PWM carrier waveform selection 0: PWM mode 0 (edge-aligned PWM, sawtooth wave modulation) 1: PWM mode 1 (center-aligned PWM, triangle wave modulation) Selects PWM mode. PWM mode 0 is the edge-aligned PWM, and PWM mode 1 is the center-aligned PWM. | Note: When PMDxMDCR<INTPRD[1:0]> is "00" and PMDxMDCNT<MDCNT[15:0]> matches "0x0001" or PMDxMDPRD<MDPRD[15:0]>, data are stored to the subsequent stage of the double buffers of PMDxCMPU/V/W and PMDxMDPRD. # 13.3.3.6. PMDxCNTSTA (PWM Counter Status Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|-------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | - | UPDWN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | - | R | Read as "0". | | 0 | UPDWN | R | PWM counter flag 0: Up counting in progress 1: Down counting in progress Indicates whether the PWM counter is up counting or down counting. When PWM mode 0 is selected, "0" is always read. | # 13.3.3.7. PMDxMDCNT (PWM Counter Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | MD | CNT | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | MD | CNT | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | MDCNT[15:0] | R | PWM counter reading The value of the 16-bit PWM counter for counting the PWM cycle can be read. When PMDxMDCR <pwmck> is "0", the PWM counter operates at a resolution of 12.5ns@fsys = 80MHz. The sawtooth wave resolution is 12.5ns and the triangle wave resolution is 25ns. When PMDxMDCR<pwmck> is "1", the PWM counter operates at a resolution of 50ns@fsys = 80MHz. The sawtooth wave resolution is 50ns and the triangle wave resolution is 100ns. When the waveform synthesis function is disabled (PMDxMDEN<pwmen>= "0"), the PWM counter value is as follows according to the setting of PMDxMDCR<pwmmd>. When PMDxMDCR<pwmmd> = "0": "0x0001" When PMDxMDCR<pwmmd> = "1": value of PMDxMDPRD<mdprd[15:0]></mdprd[15:0]></pwmmd></pwmmd></pwmmd></pwmen></pwmck></pwmck> | ## 13.3.3.8. PMDxMDPRD (PWM Cycle Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | MDI | PRD | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | MDI | PRD | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | MDPRD[15:0] | R/W | PWM cycle setting Set PMDxMDPRD <mdprd[15:0]> to "0x0010" or higher. Set PMDxMDPRD<mdprd[15:0]> to the PWM cycle. It has a double buffer configuration, so it can be changed even while the PWM counter is running. The value written every PWM cycle is loaded in the subsequent stage of the double buffer. It is loaded when the PWM counter matches PMDxMDPRD<mdprd[15:0]>. When PMDxMDCR<intprd[1:0]> is set to "00", it is loaded when the PWM counter matches "0x0001" or PMDxMDPRD<mdprd[15:0]>. At this time, set the LSB of PMDxMDPRD<mdprd[15:0]> to "0". When PMDxMDPRD<mdprd[15:0]> is set to a value less than "0x0010", PMDxMDPRD <mdprd[15:0]> is set to setting value, but it is treated as setting "0x0010".</mdprd[15:0]></mdprd[15:0]></mdprd[15:0]></mdprd[15:0]></intprd[1:0]></mdprd[15:0]></mdprd[15:0]></mdprd[15:0]> | Note: Do not write to this register by a byte transfer instruction (upper 8 bits ([15:8]) and lower 8 bits ([7:0]) are written separately). ## 13.3.3.9. PMDxCMPU (PWM Compare U Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | CM | PU1 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | СМ | PU1 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | | | R | First stage of double buffer (written value) can be read. | | 15:0 | CMPU1[15:0] | W | U-phase PWM pulse width setting Set the U-phase PWM pulse width with PMDxCMPU <cmpu1[15:0]>. The resolution of the U-phase PWM pulse width is 12.5ns@fsys = 80MHz. The sawtooth wave resolution is 12.5ns and the triangle wave resolution is 25ns. PMDxCMPU<cmpu1[15:0]> has a double buffer configuration, so it can be changed even while the PWM counter is running. The value written every PWM cycle is loaded in the subsequent stage of the double buffer. PWM pulse width is determined by comparing the value of the PWM counter and the subsequent stage of double buffer. PWM pulse width is loaded when the PWM counter matches PMDxMDPRD [15:0]&gt;. When PMDxMDCR<intprd[1:0]> is set to "00", PWM pulse width is loaded when the PWM counter matches "0x0001" or PMDxMDPRD</intprd[1:0]></cmpu1[15:0]></cmpu1[15:0]> | Note1: To load the data written in this register to the subsequent stage of double buffer immediately, set PMDxMODESEL <MDSEL> to "0". Note2: Do not write to this register by byte transfer command (upper 8 bits ([15:8]) and lower 8 bits ([7:0]) are written separately). ## 13.3.3.10. PMDxCMPV (PWM Compare V Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | CM | PV1 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | СМ | PV1 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | | | R | First stage of double buffer (written value) can be read. | | 15:0 | CMPV1[15:0] | W | V-phase PWM pulse width setting Set the V-phase PWM pulse width with PMDxCMPV <cmpv1[15:0]>. The resolution of the V-phase PWM pulse width is 12.5ns@fsys = 80MHz. The sawtooth wave resolution is 12.5ns and the triangle wave resolution is 25ns. PMDxCMPV<cmpv1[15:0]> has a double buffer configuration, so it can be changed even while the PWM counter is running. The value written every PWM cycle is loaded in the subsequent stage of the double buffer. PWM pulse width is determined by comparing the value of the PWM counter and the subsequent stage of double buffer. PWM pulse width is loaded when the PWM counter matches PMDxMDPRD&lt;[15:0]&gt;. When PMDxMDCR<intprd[1:0]> is set to "00", PWM pulse width is loaded when the PWM counter matches "0x0001" or PMDxMDPRD<mdprd[15:0]>.</mdprd[15:0]></intprd[1:0]></cmpv1[15:0]></cmpv1[15:0]> | Note1: To load the data written in this register to the subsequent stage of double buffer immediately, set PMDxMODESEL <MDSEL> to "0". Note2: Do not write to this register by byte transfer command (upper 8 bits ([15:8]) and lower 8 bits ([7:0]) are written separately). 372 / 609 ## 13.3.3.11. PMDxCMPW (PWM Compare W Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | СМІ | PW1 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | CMI | PW1 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | | | R | First stage of double buffer (written value) can be read. | | 15:0 | CMPW1[15:0] | W | W-phase PWM pulse width setting Set the W-phase PWM pulse width with PMDxCMPW <cmpw1[15:0]>. The resolution of the W-phase PWM pulse width is 12.5ns@fsys = 80MHz. The sawtooth wave resolution is 12.5ns and the triangle wave resolution is 25ns. PMDxCMPW<cmpw1[15:0]> has a double buffer configuration, so it can be changed even while the PWM counter is running. The value written every PWM cycle is loaded in the subsequent stage of the double buffer. PWM pulse width is determined by comparing the value of the PWM counter and the subsequent stage of double buffer. PWM pulse width is loaded when the PWM counter matches PMDxMDPRD<mdprd[15:0]>. When PMDxMDCR<intprd[1:0]> is set to "00", PWM pulse width is loaded when the PWM counter matches "0x0001" or PMDxMDPRD<mdprd[15:0]>.</mdprd[15:0]></intprd[1:0]></mdprd[15:0]></cmpw1[15:0]></cmpw1[15:0]> | Note1: To load the data written in this register to the subsequent stage of double buffer immediately, set PMDxMODESEL <MDSEL> to "0". Note2: Do not write to this register by byte transfer command (upper 8 bits ([15:8]) and lower 8 bits ([7:0]) are written separately). #### 13.3.4. Conduction Control Circuit The conduction control circuit controls the PWM output according to the content set in PMDxMDOUT and PMDxMDPOT. The conduction control circuit is broadly divided into the selection of PMDxMDOUT reload timing and the PWM output setting. Use PMDxMDPOT<PSYNCS> to select PMDxMDOUT reload timing. Synchronization timing can be selected from PWM counter synchronization and asynchronous. PWM output is updated at reload timing. For the PWM output setting, set "Low" active/"High" active for each of the upper and lower phases of the PWM output by using PMDxMDPOT<POLH>, <POLL>. Set the selection of "High" level/"Low" level output and PWM output in PMDxMDOUT<WPWM>, <VPWM>, <UPWM> for the U-, V-, and W-phases of the PWM output, respectively. When "High" level/"Low" level output is selected, the conduction control circuit outputs "High" level or "Low" level. When PWM output is selected, the conduction control circuit outputs the PWM waveform. Refer to Table 13.1 and Table 13.2 for the relation between the setting of PWM output by PMDxMDOUT and the setting of polarity by PMDxMDPOT. Figure 13.5 Conduction Control Circuit Table 13.1 Conduction Control Circuit Output by PMDxMDOUT (When PMDxMDPOT<POLH><POLL> = "00") | PMDxMDOUT | PMDxMDOUT<br><upwm>, <vpwm></vpwm></upwm> | | | | | | | | |-----------------------|-------------------------------------------|--------------------|--------------------|--------------------|--|--|--|--| | <woc[1:0]></woc[1:0]> | 0: "High"/"Lov | v" level output | 1: PWM output | | | | | | | <voc[1:0]></voc[1:0]> | Upper phase output | Lower phase output | Upper phase output | Lower phase output | | | | | | 00 | "High" level | "High" level | PWM output | PWM output | | | | | | 01 | "High" level | "Low" level | "High" level | PWM output | | | | | | 10 | "Low" level | "High" level | PWM output | "High" level | | | | | | 11 | "Low" level | "Low" level | PWM output | PWM output | | | | | Table 13.2 Conduction Control Circuit Output by PMDxMDOUT (When PMDxMDPOT<POLH><POLL> = "11") | PMDxMDOUT | PMDxMDOUT<br><upwm>, <vpwm>,</vpwm></upwm> | | | | | | | | | |-----------------------|--------------------------------------------|--------------------|--------------------|--------------------|--|--|--|--|--| | <woc[1:0]></woc[1:0]> | 0: "High"/"Lov | v" level output | 1: PWM output | | | | | | | | <voc[1:0]></voc[1:0]> | Upper phase output | Lower phase output | Upper phase output | Lower phase output | | | | | | | 00 | "Low" level | "Low" level | PWM output | PWM output | | | | | | | 01 | "Low" level | "High" level | "Low" level | PWM output | | | | | | | 10 | "High" level | "Low" level | PWM output | "Low" level | | | | | | | 11 | "High" level | "High" level | PWM output | PWM output | | | | | | The detection of one shunt current can be performed by setting as shown below. **Table 13.3 One Shunt Current Detection Settings** | Register | Normal | U-phase PWM shift | V-phase PWM shift | W-phase PWM shift | | |-----------------------|--------|------------------------------------|------------------------------------|------------------------------------|--| | PMDxCMPU | duty_U | <mdprd[15:0]>-duty_U</mdprd[15:0]> | duty_U | duty_U | | | PMDxCMPV | duty_V | duty_V | <mdprd[15:0]>-duty_V</mdprd[15:0]> | duty_V | | | PMDxCMPW | duty_W | duty_W | duty_W | <mdprd[15:0]>-duty_W</mdprd[15:0]> | | | PMDxMDOUT | 44 | 00 | 44 | 11 | | | <uoc[1:0]></uoc[1:0]> | 11 | 00 | 11 | 11 | | | PMDxMDOUT | 11 | 11 | 00 | 11 | | | <voc[1:0]></voc[1:0]> | 11 | " | 00 | 11 | | | PMDxMDOUT | 11 | 11 | 11 | 00 | | | <woc[1:0]></woc[1:0]> | 11 | 11 | 11 | 00 | | # 13.3.4.1. PMDxMDPOT (PMD Output Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|------|------|-----|-----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | POLH | POLL | PSY | NCS | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | |------|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 31:4 | - | R | Read as "0". | | | | | 3 | POLH | R/W | PWM output upper phase polarity select 0: "Low" active 1: "High" active | | | | | 2 | POLL | R/W | PWM output lower polarity select | | | | | 1:0 | PSYNCS[1:0] | R/W | PMDxMDOUT reload timing select 00: PWM counter asynchronous 01: Reload when PWM counter <mdcnt[15:0]> = "0x0001" 10: Reload when PWM counter <mdcnt[15:0]> = PMDxMDPRD<mdprd[15:0]> 11: Reload when PWM counter <mdcnt[15:0]> = "0x0001" or PMDxMDPRD<mdprd[15:0]> Selects the reload timing of PMDxMDOUT. PWM output is updated at reload timing. When set this register to "00", the PWM output is updated at PMDxMDOUT updating timing. It is also valid for VEOUTCR1 from VE.</mdprd[15:0]></mdcnt[15:0]></mdprd[15:0]></mdcnt[15:0]></mdcnt[15:0]> | | | | Note: Set this register when PMDxMDEN<PWMEN> is set to "0". ## 13.3.4.2. PMDxMDOUT (PMD Output Control Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|---------|----|------|------|------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | WPWM | VPWM | UPWM | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | W | woc voc | | OC . | UOC | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-------------------------------------------------------------------------------------| | 31:11 | - | R | Read as "0". | | 10 | WPWM | R/W | U-, V-, and W-phase output control | | 9 | VPWM | R/W | 0: "High"/"Low" level | | 8 | UPWM | R/W | 1: PWM output For details, refer to Table 13.1 and Table 13.2. | | 7:6 | - | R | Read as "0". | | 5:4 | WOC[1:0] | R/W | | | 3:2 | VOC[1:0] | R/W | U-, V-, and W-phase output control For details, refer to Table 13.1 and Table 13.2. | | 1:0 | UOC[1:0] | R/W | 1 FOI DELAIIS, TETEL TO TABLE 13.1 ALID TABLE 13.2. | Note1: To load the data written in this register to the subsequent stage of double buffer immediately, set PMDxMODESEL <MDSEL> to "0". Note2: Do not write to this register by byte transfer command (upper 8 bits ([15:8]) and lower 8 bits ([7:0]) are written separately). #### 13.3.5. Protection Control Circuit The protection control circuit consists of an EMG protection control circuit, an OVV protection control circuit, and a port output disable circuit. Figure 13.6 Protection Control Circuit #### 13.3.5.1. EMG Protection Control Circuit The EMG protection control circuit is a protection circuit for emergency stop. It is used in combination with the port output disable circuit. The operation of EMG protection control circuit is set by PMDxEMGCR. When PMDxEMGCR<EMGEN> is set to "1", operation of EMG protection control circuit is enabled. The PMD stops immediately when $\overline{EMGx}$ pin input becomes "Low" level. Note: After the reset is released, EMG protection control circuit is enabled. • EMGx pin A noise filter is inserted into EMGx pin. The duration of noise filtering is specified by PMDxEMGCR <EMGCNT[3:0]>. The noise filter is ignored when PMDxEMGCR<EMGCNT[3:0]>is set to "0000". Note: When PMDxEMGCR<EMGCNT[3:0]> is rewritten while enabling EMG protection control circuit, EMG protection control circuit may be under EMG protection. Therefore, execute "Release under EMG protection" when PMDxEMGCR<EMGCNT[3:0]> is rewritten. • Operation of the protection control circuit When $\overline{EMGx}$ pin input becomes the "Low" level, EMG protection control circuit operates and is under EMG protection. At this time, a control signal is output to disable UOx, VOx, WOx, XOx, YOx, and ZOx output pins. This will disable each output pin immediately. When each output pin is disabled, the output is set by PMDxEMGCR<EMGMD[1:0]>. It also generates EMG interrupt (INTEMGx). When PMDxEMGSTA<EMGST> is read and the read value is "1", it indicates that EMG protection control circuit is under EMG protection. • Release under EMG protection Set all of PMDxMDOUT<WPWM>, <VPWM>, <UPWM>, <WOC[1:0]>, <VOC[1:0]>, and <UOC[1:0]> to "0" to inactivate the UOx, VOx, WOx, XOx, YOx, and ZOx output pins. Then, set PMDxEMGCR<EMGRS> to "1" to release under EMG protection. When releasing under EMG protection, be sure to read PMDxEMGSTA<EMGI> to confirm by checking that it becomes "1". When PMDxEMGSTA<EMGI> is "1", $\overline{EMGx}$ pin input is "High" level. When $\overline{EMGx}$ pin input is "Low" level and the release sequence is executed, it is ignored. Note: For I/O port which is also used as $\overline{EMGx}$ pin input, the port function is selected after the reset is released, but EMG protection control circuit is enabled. Therefore, EMG protection control circuit may be under EMG protection. Follow the procedure below to release under EMG protection. - (1) Select EMG function by using the function register (PxFRn) of the port. - (2) Read PMDxEMGSTA<EMGI> and check that it is "1". - (3) Set all of PMDxMDOUT<WPWM>, <VPWM>, <UPWM>, <WOC[1:0]>, <VOC[1:0]>, and <UOC[1:0]> to "0", and all of UOx, VOx, WOx, XOx, YOx, and ZOx output pins are inactive. - (4) Set PMDxEMGCR<EMGRS> to "1" to release under EMG protection. - Disable EMG protection control circuit operation To disable EMG protection control circuit operation, set PMDxEMGREL to "0x5A" → "0xA5". Then set PMDxEMGCR<EMGEN> to "0". To prevent EMG protection control circuit from being accidentally disabled, three instructions must be executed continuously. 380 / 609 2023-07-31 # 13.3.5.2. PMDxEMGREL (EMG Release Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | EMG | REL | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | - | R | Read as "0". | | 7:0 | EMGREL[7:0] | W | EMG protection control circuit/OVV protection control circuit disable code Setting "0x5A" "→ "0xA5" disables EMG protection control circuit and OVV protection control circuit. After writing the disable code, set PMDxEMGCR <emgen> or PMDxEMGCR<ovven> to "0".</ovven></emgen> | Note: Writing a disable code is required when EMG protection control circuit is disabled and when OVV protection control circuit is disabled. # 13.3.5.3. PMDxEMGCR (EMG Control Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|-------|-----|-----|-----|-------|-------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | | EMG | CNT | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | INHEN | EMO | GMD | - | EMGRS | EMGEN | | After reset | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:12 | - | R | Read as "0". | | 11:8 | EMGCNT[3:0] | R/W | EMG input detection time "0000" to "1111" (When set to "0000", the noise filter is turned through.) Sets the noise cancel time for EMGx pin input. The noise cancel removal time is expressed by the following formula. PMDxEMGCR <emgcnt[3:0]>x 16 / fsys (resolution 200ns@fsys = 80MHz)</emgcnt[3:0]> | | 7:6 | - | R | Read as "0". | | 5 | INHEN | R/W | PMD in halt enable/disable 0: Disabled 1: Enabled (initial state is enabled) Selects whether to stop the PMD in halt. | | 4:3 | EMGMD[1:0] | R/W | EMG protection mode selection 00: All phases "Hi-Z" 01: All upper phases ON/All lower phases "Hi-Z" 10: All upper phases "Hi-Z"/All lower phases ON 11: All phases "Hi-Z" Set the output of the upper phase (UOx, VOx, and WOx pins) and the lower phase (XOx, YOx, and ZOx pins) when EMG protection control circuit operates. "ON" indicates PWM output. | | 2 | - | R/W | Write as "0" | | | | R | Read as "0". | | 1 | EMGRS | | Releasing under EMG protection 0: Don't care 1: Release under EMG protection Set all of PMDxMDOUT <wpwm>, <vpwm>, <upwm>, <woc[1:0]>, <voc[1:0]>, and <uoc[1:0]> to "0". After confirm that PMDxEMGSTA<emgi> is "1", set PMDxEMGCR<emgrs> to "1" to release under EMG protection.</emgrs></emgi></uoc[1:0]></voc[1:0]></woc[1:0]></upwm></vpwm></wpwm> | | 0 | EMGEN | R/W | EMG protection control circuit control 0: Disabled 1: Enabled To disable, set PMDxEMGREL to "0x5A" → "0xA5". After that, set PMDxEMGCR <emgen> to "0". Execute 3 instructions continuously.</emgen> | 382 / 609 # 13.3.5.4. PMDxEMGSTA (EMG Status Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|-----------|-------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | EMGI | EMGST | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | Undefined | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|--------------------------------------------------------------------------------------------------------------------------------| | 31:2 | - | R | Read as "0". | | 1 | EMGI | R | EMGx pin input status 0: "Low" level input 1: "High" level input By reading, the state of EMGx pin input can be monitored. | | 0 | EMGST | R | EMG protection status 0: Normal operation 1: Under EMG protection By reading, the state of EMG protection can be monitored. | #### 13.3.6. OVV Protection Control OVV protection control circuit is a protection circuit for emergency stop. Use in combination with the port output disable circuit. The operation of OVV protection control circuit is set by PMDxOVVCR. When PMDxOVVCR<OVVEN> is set to "1", the operation of OVV protection control circuit is enabled. The PMD stops immediately when OVV input becomes to the "Low" level. Note: After the reset is released, OVV protection control circuit is disabled. #### OVV input OVV input can be selected from $\overline{OVVx}$ pin input and ADC monitoring function signal by PMDxOVVCR < OVVISEL>. The ADC monitoring function can disable/enable the monitoring signal by PMDxOVVCR<ADIN0EN> and <ADIN1EN>. A noise filter is inserted into $\overline{OVVx}$ pin. The duration of noise filtering is specified by PMDxOVVCR <0VVCNT[3:0]>. When setting PMDxOVVCR<0VVCNT[3:0]> to "0000", it operates as a "0001" setting. PMDxOVVCR<0VVCNT[3:0]> is enabled only when PMDxOVVCR<0VVISEL> is set to "1". Note: When PMDxOVVCR<OVVCNT[3:0]> is rewritten while enabling OVV protection control circuit, OVV protection control circuit may be under OVV protection. Therefore, execute "Release under OVV protection" when PMDxOVVCR<OVVCNT[3:0]> is rewritten. #### • Operation of OVV protection When OVV input changes to the active level, OVV protection control circuit operates and is under OVV protection. At this time, a control signal is output to disable UOx, VOx, WOx, XOx, YOx, and ZOx output pins. This will disable each output pin immediately. When each output pin is disabled, the output is set by PMDxOVVCR<OVVMD[1:0]>. It also generates OVV interrupt (INTOVVx). When PMDxOVVSTA<OVVST> is read, and the read value is "1", it indicates that OVV protection control circuit is under OVV protection. 384 / 609 #### • Release under OVV protection Set PMDxOVVCR<OVVRS> to "1" to release under OVV protection. When releasing under OVV protection, be sure to read PMDxOVVSTA<OVVI> to confirm by checking that it becomes "1". When PMDxOVVSTA<OVVI> is "1", OVV input is inactive level. When OVV input is at the active level and a release sequence is executed, it is ignored. When PMDxOVVCR<OVVRS> is set to "1", OVV protection is released at the timing where the PWM counter and PMDxMDPRD(15:0)> match after OVV input becomes inactive level. However, in 0.5 cycle PWM interrupt setting, OVV protection is released at the timing when the PWM counter matches "0x0001" or PMDxMDPRD<MDPRD[15:0]>. #### • Disable OVV protection control circuit operation To disable OVV protection control circuit operation, set PMDxEMGREL to "0x5A" $\rightarrow$ "0xA5". Then set PMDxOVVCR<OVVEN> to "0". To prevent OVV protection control circuit from being accidentally disabled, three instructions must be executed continuously. 385 / 609 2023-07-31 # 13.3.6.1. PMDxOVVCR (OVV Control Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|---------|---------|-----|-----|---------|-------|-------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | | OVV | 'CNT | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | ADIN1EN | ADIN0EN | OVV | /MD | OVVISEL | OVVRS | OVVEN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|--------------|-------|-------------------------------------------------------------------------------------------------------| | 31:12 | - | R | Read as "0". | | | | | OVV input detection time (Note1) | | 11:8 | OVVCNT[3:0] | R/W | "0000" to "1111" (When "0000" is set, it operates as a "0001" setting.) | | 11.6 | OVVCIVI[3.0] | IX/VV | Sets the noise cancel time of OVV input. The noise cancel time is expressed by the following formula. | | | | | PMDxOVVCR <ovvcnt[3:0]>x 16 / fsys (resolution 200ns@fsys = 80MHz)</ovvcnt[3:0]> | | 7 | - | R | Read as "0". | | | | | ADC monitoring signal 1 input control (Note2) | | | | | 0: Disabled | | 6 | ADIN1EN | R/W | 1: Enabled | | | ADINIEN | IN/VV | This bit enables or disables the monitoring signal from the ADC monitoring function 1. The monitoring | | | | | signal of the monitoring function 1 of the ADC can be used as OVV input only when it is set to enable | | | | | and the ADC monitoring signal is selected as OVV input. | | | | | ADC monitor signal 0 input control (Note2) | | | | | 0: Disabled | | 0 | ADINOFAL | D 44/ | 1: Enabled | | 6 | ADIN0EN | R/W | This bit enables or disables the monitoring signal from the ADC monitoring function 0. The monitoring | | | | | signal of the monitoring function 0 of the ADC can be used as OVV input only when it is set to enable | | | | | and the ADC monitoring signal is selected as OVV input. | | | | | OVV protection mode selection (Note3) | | | | | 00: No output control | | | | | 01: All upper phases ON/All lower phases OFF | | | 0.000000 | - *** | 10: All upper phases OFF/All lower phases ON | | 4:3 | OVVMD[1:0] | R/W | 11: All phases OFF | | | | | Sets the output of the upper phases (UOx, VOx, and WOx pins) and the lower phases (XOx, YOx, and | | | | | ZOx pins) when OVV protection control circuit operates. "ON" indicates active level output, and "OFF" | | | | | indicates inactive level output. | 386 / 609 | Bit | Bit Symbol | Туре | Function | |-----|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | OVVISEL | R/W | OVV input selection (Note1) 0: OVVx pin 1: ADC monitoring signal Selects OVV input to be input to OVV protection control circuit. | | 1 | OVVRS | R/W | Release under OVV protection 0: Don't care 1: Release under OVV protection After checking that PMDxOVVSTA <ovvi> is "1", setting PMDxOVVCR<ovvrs> to "1" to releases under OVV protection.</ovvrs></ovvi> | | 0 | OVVEN | R/W | Control of OVV protection control circuit 0: Disabled 1: Enabled To disable, set PMDxEMGREL to "0x5A" → "0xA5". After this, set PMDxOVVCR <ovven> to "0". Execute 3 instructions continuously.</ovven> | Note1: Effective only when PMDxOVVCR<OVVISEL> is set to "1". Note2: For details of the ADC monitoring function, Refer to "12.5.3. AD Conversion Monitoring Function" in the operation description of "12-bit Analog to Digital Converter". Note3: When OVV/EMG protection control circuit operates at the same time, the setting of PMDxEMGCR <EMGMD[1:0]> takes precedence. ## 13.3.6.2. PMDxOVVSTA (OVV Status Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|-----------|-------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | OVVI | OVVST | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | Undefined | 0 | | Bit | Bit Symbol | Туре | Function | | |------|------------|------|-----------------------------------------------------------------------------------------------------------------------------|--| | 31:2 | - | R | Read as "0". | | | 1 | OVVI | R | OVV input status 0: "Low" level input 1: "High" level input By reading, the state of OVV input can be monitored. | | | 0 | OVVST R | | OVV protection status 0: Normal operation 1: Under OVV protection By reading, the state of OVV protection can be monitored. | | ### 13.3.7. Protection Control When Break Occurs in Debugger The UOx, VOx, WOx, XOx, YOx, and ZOx output pins are disabled even during PMD protection control when a break occurs in the debugger. Use PMDxPORTMD<PORTMD> to set the output when the output pins are disabled. #### 13.3.8. Dead time circuit The dead time circuit consists of a dead time circuit and an output polarity switching circuit. The dead time circuit delays the on time to avoid short circuiting of the upper phases (UOx, VOx, and WOx pins) and the lower phases (XOx, YOx, and ZOx pins) when the upper and lower phases are reversed. The delay time can be set with a resolution of 8 / fsys (100ns@fsys = 80MHz) according to PMDxDTR <DTR[7:0]>. The output polarity switching circuit sets "High" active or "Low" active for the upper phase (UOx, VOx, and WOx pins) and the lower phase (XOx, YOx, and ZOx pins) respectively by PMDxMDPOT<POLH>, <POLL>. Figure 13.7 Dead Time Circuit # 13.3.8.1. PMDxDTR (Dead Time Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | D | ΓR | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | |------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 31:8 | - | R | ead as "0". | | | | | 7:0 | DTR[7:0] | R/W | Dead time setting. "0x00" to "0xFF" Dead time is expressed by the following formula. <dtr[7:0]>× 8 / fsys (Up to 25.5µs@fsys = 80MHz)</dtr[7:0]> | | | | Note: Change this register when PMDxMDEN<PWMEN> is "0". ### 13.3.9. Synchronous Trigger Generation Circuit The synchronous trigger generation circuit generates a trigger signal to sample the ADC in synchronization with the phase-specific PWM carrier. A trigger signal (TRG0 to TRG3) is generated when PMDxMDCNT<MDCNT[15:0]> matches PMDxTRGCMPn <TRGCMPn[15:0]>. Select the generation timing from the following. - (1) Match during up counting operation - (2) Match during down counting operation - (3) Match in both up and down counting operations When edge-aligned mode is selected, the generation timing is up counting. When PMDxMDEN<PWMEN> is "0", no trigger signal is output. ### 13.3.9.1. Timing of Updating PMDxTRGCMPn (n = 0 to 3) PMDxTRGCMPn has a double buffer configuration. When PMDxTRGCR<TRGnBE> is set to "0", the update timing of the subsequent stage of the double buffer is determined by PMDxTRGCR<TRGnMD[2:0]>. When PMDxTRGCR<TRGnBE> is set to "1", the data written to PMDxTRGCMPn is immediately transferred to the subsequent stage of the double buffer. Table 13.4 Timing of Updating Subsequent Stage of Trigger Compare Register | PMDxTRGCR <trgnmd[2:0]></trgnmd[2:0]> | PMDxTRGCMPn <trgcmpn[15:0]> subsequent stage of double buffer update timing</trgcmpn[15:0]> | | |----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--| | 000: Trigger output disabled | Always update subsequent stage of double buffer. | | | 001: Trigger output at match during down counting | Subsequent stage of double buffer updated at carrier peaks (PMDxCNT <mdcnt[15:0]> matches PMDxMDPRD<mdprd[15:0]>)</mdprd[15:0]></mdcnt[15:0]> | | | 010: Trigger output at match during up counting | Subsequent stage of double buffer updated at carrier bottom (PMDxCNT <mdcnt[15:0]> matches "0x0001")</mdcnt[15:0]> | | | 011: Trigger output at match during up and down counting | Subsequent stage of double buffer updated at carrier peaks and bottoms | | | 100: Trigger output at PWM carrier peak | | | | 101: Trigger output at PWM carrier bottom | Always undate subacquent stage of double buffer | | | 110: Trigger output at PWM carrier peak and bottom | Always update subsequent stage of double buffer. | | | 111: Trigger output disabled | | | 391 / 609 2023-07-31 ### 13.3.9.2. Trigger Output Pattern When the trigger output mode is set to trigger fixed output mode (PMDxTRGMD<TRGOUT> = "0"), the ADC synchronous trigger signal (PMDxTRGn) is output as shown below. • When PMDxMDCNT<MDCNT[15:0]> matches PMDxTRGCMPn<TRGCMPn[15:0]>, the signal is output to the ADC synchronous trigger signal (PMDxTRGn) regardless of PMDxTRGSEL<TRGSEL[2:0]>. When the trigger output mode is set to trigger selected output mode (PMDxTRGMD<TRGOUT>= "1"), the ADC synchronous trigger signal (PMDxTRGn) is output as shown below. • When PMDxMDCNT<MDCNT[15:0]> matches PMDxTRGCMP0<TRGCMP0[15:0]>, the signal is output to the ADC synchronous trigger signal (PMDxTRGn) selected by PMDxTRGSEL<TRGSEL[2:0]>. Table 13.5 Trigger Output | PMDxTRGMD<br><trgout></trgout> | PMDxTRGCMPn compare register | PMDxTRGSEL<br><trgsel[2:0]></trgsel[2:0]> | ADC synchronous trigger output | |--------------------------------|------------------------------|-------------------------------------------|--------------------------------| | | PMDxTRGCMP0 | | PMDxTRG0 | | 0 | PMDxTRGCMP1 | | PMDxTRG1 | | U | PMDxTRGCMP2 | - | PMDxTRG2 | | | PMDxTRGCMP3 | | PMDxTRG3 | | | | 000 | PMDxTRG0 | | | | 001 | PMDxTRG1 | | | DNAD TD O ONADO | 010 | | | | PMDxTRGCMP0 | 011 | PMDxTRG3 | | 1 | | 100 | PMDxTRG4 | | | | 101 | PMDxTRG5 | | | PMDxTRGCMP1 | | No trigger output | | | PMDxTRGCMP2 | - | No trigger output | | | PMDxTRGCMP3 | | No trigger output | 392 / 609 Note: -: Don't care Figure 13.8 Synchronous Trigger Generation Circuit ### 13.3.9.3. PMDxTRGCMPn (Trigger Compare n Register) (n = 0 to 3) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|------|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | TRG | CMPn | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | TRG | CMPn | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | |-------|---------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 31:16 | - | R | Read as "0". | | | | | | | R | When reading, the value (data set from the bus) in the first stage of double buffer can be read. | | | | | 15:0 | TRGCMPn[15:0] | W | Trigger compare register "0x0001" to PMDxMDPRD <mdprd[15:0]> - 1 Others: Prohibited A trigger signal TRGn is output when the PWM counter PMDxCNT<mdcnt[15:0]> matches PMDxTRGCMPn<trgcmpn[15:0]>.</trgcmpn[15:0]></mdcnt[15:0]></mdprd[15:0]> | | | | Note1: To load the data written to the subsequent stage of double buffer immediately, set PMDxMODESEL <MDSEL> to "0". Note2: Do not write to this register by byte transfer command (upper 8 bits ([15:8]) and lower 8 bits ([7:0]) are written separately). Note3: When PMDxMDCR<PWMMD> is set to "0" (PWM mode 0) and PMDxTRGCMPn<TRGCMPn> is set to "0x0001", the trigger signal TRGn is not output for the first cycle after PMDxMDEN<PWMEN> is set to "1". 394 / 609 # 13.3.9.4. PMDxTRGCR (Trigger Control Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|--------|--------|--------|----|--------|----|--------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | TRG3BE | | TRG3MD | | TRG2BE | | TRG2MD | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | TRG1BE | TRG1MD | | | TRG0BE | | TRG0MD | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15 | TRG3BE | R/W | Subsequent stage of double buffer for PMDxTRGCMP3 update timing selection (Note 1) 0: Synchronous update (Note 2) 1: Asynchronous update (transferred immediately after writing) | | 14:12 | TRG3MD[2:0] | R/W | PMDxTRGCMP3 mode setting 000: Trigger output disabled 001: Trigger output at match during down counting 010: Trigger output at match during up counting 011: Trigger output at match during up and down counting 100: Trigger output at PWM carrier peak 101: Trigger output at PWM carrier bottom 110: Trigger output at PWM carrier bottom 110: Trigger output at PWM carrier peak and bottom 111: Trigger output disabled Selects the matching mode for the trigger output TRG3. When PWM mode 0 (sawtooth wave) is selected by PMDxMDCR <pmdmd>, TRG3 is output at match during up counting or PWM carrier peak even if down counting or PWM bottom are selected. When PMDxTRGCMP3<trgcmp3[15:0]> is set to "0x0001", and mode 1 (triangle wave) is selected by PMDxMDCR<pwmmd>, setting PMDxTRGCR<trg3md[2:0]> to "011" makes the trigger output once a cycle.</trg3md[2:0]></pwmmd></trgcmp3[15:0]></pmdmd> | | 11 | TRG2BE | R/W | Subsequent stage of double buffer for PMDxTRGCMP2 update timing selection (Note 1) 0: Synchronous update (Note 2) 1: Asynchronous update (transferred immediately after writing) | | 10:8 | TRG2MD[2:0] | R/W | PMDxTRGCMP2 mode setting 000: Trigger output disabled 001: Trigger output at match during down counting 010: Trigger output at match during up counting 011: Trigger output at match during up and down counting 100: Trigger output at PWM carrier peak 101: Trigger output at PWM carrier bottom 110: Trigger output at PWM carrier peak and bottom 110: Trigger output at PWM carrier peak and bottom 111: Trigger output disabled Selects the matching mode for the trigger output TRG2. When PWM mode 0 (sawtooth wave) is selected by PMDxMDCR <pmdmd>, TRG2 is output at match during up counting or PWM carrier peak even if down counting or PWM bottom are selected. When PMDxTRGCMP2<trgcmp2[15:0]> is set to "0x0001", and mode 1 (triangle wave) is selected by PMDxMDCR<pwmmd>, setting PMDxTRGCR<trg2md[2:0]> to "011" makes the trigger output once a cycle.</trg2md[2:0]></pwmmd></trgcmp2[15:0]></pmdmd> | | Bit | Bit Symbol | Туре | Function | |-----|-------------|------|-------------------------------------------------------------------------------------------------------------| | | | | Subsequent stage of double buffer for PMDxTRGCMP1 update timing selection (Note 1) | | 7 | TRG1BE | R/W | 0: Synchronous update (Note 2) | | | | | 1: Asynchronous update (transferred immediately after writing) | | | | | PMDxTRGCMP1 mode setting | | | | | 000: Trigger output disabled | | | | | 001: Trigger output at match during down counting | | | | | 010: Trigger output at match during up counting | | | | | 011: Trigger output at match during up and down counting | | | | | 100: Trigger output at PWM carrier peak | | | | | 101: Trigger output at PWM carrier bottom | | 6:4 | TRG1MD[2:0] | R/W | 110: Trigger output at PWM carrier peak and bottom | | | | | 111: Trigger output disabled | | | | | Selects the matching mode for the trigger output TRG1. | | | | | When PWM mode 0 (sawtooth wave) is selected by PMDxMDCR <pmdmd>, TRG1 is output at match</pmdmd> | | | | | during up counting or PWM carrier peak even if down counting or PWM bottom are selected. | | | | | When PMDxTRGCMP1 <trgcmp1[15:0]> is set to "0x0001", and mode 1 (triangle wave) is selected</trgcmp1[15:0]> | | | | | by PMDxMDCR <pwmmd>, setting PMDxTRGCR<trg1md[2:0]> to "011" makes the trigger output</trg1md[2:0]></pwmmd> | | | | | once a cycle. | | | | | Subsequent stage of double buffer for PMDxTRGCMP0 update timing selection (Note 1) | | 3 | TRG0BE | R/W | 0: Synchronous update (Note 2) | | | | | 1: Asynchronous update (transferred immediately after writing) | | | | | PMDxTRGCMP0 mode setting | | | | | 000: Trigger output disabled | | | | | 001: Trigger output at match during down counting | | | | | 010: Trigger output at match during up counting | | | | | 011: Trigger output at match during up and down counting | | | | | 100: Trigger output at PWM carrier peak | | | | | 101: Trigger output at PWM carrier bottom | | 2:0 | TRG0MD[2:0] | R/W | 110: Trigger output at PWM carrier peak and bottom | | | | | 111: Trigger output disabled | | | | | Selects the matching mode for the trigger output TRG0. | | | | | When PWM mode 0 (sawtooth wave) is selected by PMDxMDCR <pmdmd>, TRG0 is output at match</pmdmd> | | | | | during up counting or PWM carrier peak even if down counting or PWM bottom are selected. | | | | | When PMDxTRGCMP0 <trgcmp0[15:0]> is set to "0x0001", and mode 1 (triangle wave) is selected</trgcmp0[15:0]> | | | | | by PMDxMDCR <pwmmd>, setting PMDxTRGCR<trg0md[2:0]> to "011" makes the trigger output</trg0md[2:0]></pwmmd> | | | | | once a cycle. | $Note 1: When \ PMDxMDEN < PWMEN > is \ "0", the \ data \ is \ updated \ asynchronously \ regardless \ of \ the \ setting.$ Note2: For the update timing, refer to "Table 13.4 Timing of Updating Subsequent Stage of Trigger Compare Register". ## 13.3.9.5. PMDxTRGMD (Trigger Output Mode Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|--------|--------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | TRGOUT | EMGTGE | | After reset | | | | | | | | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | - | R | Read as "0". | | 1 | TRGOUT | R/W | Trigger output mode 0: Trigger fixed output mode 1: Trigger selected output mode In the trigger fixed output mode, each trigger output PMDxTRG0 to PMDxTRG3 outputs a trigger signal when the PWM counter PMDxCNT <mdcnt[15:0]> matches PMDxTRGCMP0<trgcmp0> to PMDxTRGCMP3<trgcmp3>. PMDxTRG4 and PMDxTRG5 are not outputted. In the trigger selected output mode, the trigger signal which is output when the PWM counter PMDxCNT<mdcnt[15:0]> matches PMDxTRGCMP0&lt; is output to any of the trigger output PMDxTRG0 to PMDxTRG5. Trigger out is selected by PMDxTRGSEL</mdcnt[15:0]></trgcmp3></trgcmp0></mdcnt[15:0]> | | 0 | EMGTGE | R/W | Output enable setting during EMG protection operation 0: Trigger output disabled during protection operation 1: Trigger output enabled during protection operation | Note: For the trigger output when PMDxTRGMD<TRGOUT> is set to "1", refer to "Table 13.5" Trigger Output". 397 / 609 ## 13.3.9.6. PMDxTRGSEL (Trigger Output Select Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|--------|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | TRGSEL | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | - | R | Read as "0". | | 2:0 | TRGSEL[2:0] | R/W | Trigger output selection 000: Output from PMDxTRG0 001: Output from PMDxTRG1 010: Output from PMDxTRG2 011: Output from PMDxTRG3 100: Output from PMDxTRG4 101: Output from PMDxTRG5 110: No trigger output 111: No trigger output This register is enabled when the trigger mode is trigger selected output mode (PMDxTRGMD <trgout> = "1"). Selects the output destination of the trigger signal generated when the PWM counter PMDxCNT<mdcnt[15:0]> matches PMDxTRGCMP0<trgcmp0>. (refer to "Table 13.5 Trigger Output".)</trgcmp0></mdcnt[15:0]></trgout> | ## 14. Vector Engine (VE) #### 14.1. Outline #### 14.1.1. Features - (1) The basic tasks for vector control (coordinate-axis conversion, phase conversion, and SIN/COS computation) use fixed-point format data. - →No complicated decimal point position management is required for software processing. - (2) Built in interface (output control, trigger generation, input processing) to control PMD and ADC - Converts the computation result in fixed-point format to the data format of PMD. - Generates timing data for interactive operation - Converts AD conversion result to data in fixed-point format - (3) Calculates current, voltage, and rotation speed with normalized values based on their respective maximum values. - In this case, the decimal is in fixed-point format - (4) Built in PI control in current control - (5) Built in phase interpolation that integrates rotation speed Figure 14.1 Block Diagram of Vector Control 399 / 609 2023-07-31 #### 14.1.2. Main Functions - (1) Space vector conversion is used for phase conversion from 2-phase to 3-phase. The conversion method supports 2-phase modulation and 3-phase modulation. - (2) In trigger generation, the sampling timing of the ADC corresponding to the sensorless current detection method can be generated. The current detection supports the 1-shunt method, 3-shunt method, and 2-sensor method. - (3) In current control, PI control is implemented independently for d-axis and q-axis. It is also possible to set voltage reference value directly without using current control processing. - (4) SIN/COS computations are performed with approximations using series expansion. For phase information, direct setting and phase interpolation that integrates with the PWM cycle from the rotation speed are possible. - Note 1: For using VE, the PMD and ADC must be set. For the PMD setting, select the VE mode using the mode select register (PMDxMODESEL). - Note 2: For the ADC setting, set the program (trigger enable, AIN selection, result register selection) for each synchronous trigger from the PMD. #### 14.2. Block Diagram The configuration of VE is shown in Figure 14.2. Figure 14.2 Configuration of VE 400 / 609 2023-07-31 #### 14.2.1. VE, PMD, and ADC Relationships As shown in Figure 14.3, the VE allows direct interaction with the PMD and ADC. When PMDxMODESEL is set to the VE mode, the PMD register PMDxCMPU, PMDxCMPV, PMDxCMPW, PMDxMDOUT, PMDxTRGCMP0, PMDxTRGCMP1 and PMDxTRGSEL switched to the VE registers VECMPUx, VECMPVx, VECMPWx, VEOUTCRx, VETRGCMP0x, VETRGCMP1x, VETRGSELx respectively. In this case, only data in these VE registers can control the motor, and the data in PMD registers which are written by the CPU cannot control. Other PMD registers have no read/write restrictions. The ADC registers ADxREG0, ADxREG1, ADxREG2, ADxREG3 and ADxPSETn<UVWISn0[1:0]>, <UVWISn1[1:0]>, <UVWISn2[1:0]>, and <UVWISn3[1:0]> which are read from the VE as the VE registers VEADREG0x, VEADREG1x, VEADREG2x, VEADREG3x, VEPHNUM0x, VEPHNUM1x, VEPHNUM2x and VEPHNUM3x, respectively (These registers are dedicated that cannot be accessed by the CPU). These ADC registers can be written and read from the CPU. Figure 14.3 Interaction among VE, PMD and ADC ### 14.3. Registers The VE registers are divided into the following three types. - VE control registers - VE control registers and temporary registers - Common registers - Registers commonly used for channel - Dedicated registers - Computation data and control registers for channel #### 14.3.1. List of Registers #### 14.3.1.1. VE Control Register | Register name | | Address (Base+) | |------------------------------------------------------------|--------------|-----------------| | VE Operation Enable/Disable Register | VEEN | 0x0000 | | CPU Start Trigger Selection Register | VECPURUNTRG | 0x0004 | | Task Specification Register | VETASKAPP | 0x0008 | | Operation Schedule Selection Register | VEACTSCH | 0x000C | | Operation Schedule Repetition Count Specification Register | VEREPTIME | 0x0010 | | Start Trigger Mode Setting Register | VETRGMODE | 0x0014 | | Error Interrupt Enable/Disable Setting Register | VEERRINTEN | 0x0018 | | VE Forced Termination Register | VECOMPEND | 0x001C | | Error Detection Register | VEERRDET | 0x0020 | | Schedule Execution Status/Executing Task Register | VESCHTASKRUN | 0x0024 | | Reserved | - | 0x0028 | | Temporary 0 Register | VETMPREG0 | 0x002C | | Temporary 1 Register | VETMPREG1 | 0x0030 | | Temporary 2 Register | VETMPREG2 | 0x0034 | | Temporary 3 Register | VETMPREG3 | 0x0038 | | Temporary 4 Register | VETMPREG4 | 0x003C | | Temporary 5 Register | VETMPREG5 | 0x0040 | | Reserved | - | 0x01BC | Note: Do not access addresses with "Reserved". #### 14.3.1.2. Common Register | Register name | Address (Base+) | | |-------------------------------------------|-----------------|--------| | Reserved | - | 0x0174 | | ADC-Conversion Time Setting (based on PWM | VETADC | 0v0470 | | clock) Register | VEIADO | 0x0178 | Note: Do not access addresses with "Reserved". #### 14.3.1.3. Specific Registers | Register name | | Address (Base+) | |-------------------------------------------------------------------------------------------------------------|----------|-----------------| | Status Flag Register | VEMCTLFx | 0x00DC | | Task Control Mode Register | VEMODEx | 0x00E0 | | Flow Control Register | VEFMODEx | 0x00E4 | | PWM Cycle Rate (PWM cycle [s] × maximum speed (Note1) × 2 <sup>16</sup> ) Setting Register | VETPWMx | 0x00E8 | | Rotation Speed (speed [Hz] / maximum speed (Note1) × 2 <sup>15</sup> ) Setting Register | VEOMEGAX | 0x00EC | | Motor Phase (motor phase [deg] / 360 × 2 <sup>16</sup> ) Setting Register | VETHETAx | 0x00F0 | | d-Axis Reference Current Value (current [A] / maximum current (Note2) × 2 <sup>15</sup> ) Setting Register | VEIDREFX | 0x00F4 | | q-Axis Reference Current Value (current [A] / maximum current (Note 2) × 2 <sup>15</sup> ) Setting Register | VEIQREFx | 0x00F8 | | d-Axis Voltage (voltage [V] / maximum voltage (Note3) × 2 <sup>31</sup> ) Setting Register | VEVDx | 0x00FC | | q-Axis Voltage (voltage [V] / maximum voltage (Note3) × 2 <sup>31</sup> ) Setting Register | VEVQx | 0x0100 | | d-Axis Current Control Integral Coefficient for PI Control Setting Register | VECIDKIX | 0x0104 | | d-Axis Current Control Proportional Coefficient for PI Control Setting Register | VECIDKPx | 0x0108 | | q-Axis Current Control Integral Coefficient for PI Control Setting Register | VECIQKIx | 0x010C | | q-Axis Current Control Proportional Coefficient for PI Control Setting Register | VECIQKPx | 0x0110 | | d-Axis Voltage Integral Term Hold (upper 32 bits of VDI) Register | VEVDIHx | 0x0114 | | d-Axis Voltage Integral Term Hold (lower 32 bits of VDI) Register | VEVDILHx | 0x0118 | | Register name | | Address (Base+) | |------------------------------------------------------------------------------------------|------------|-----------------| | q-Axis Voltage Integral Term Hold (upper 32 bits | VEVOUL | 0044.0 | | of VQI) Register | VEVQIHx | 0x011C | | q-Axis Voltage Integral Term Hold (lower 32 bits of VQI) Register | VEVQILHx | 0x0120 | | Rotation Speed When Shift PWM is Enabled with<br>2-phase Modulation Register | VEFPWMCHGx | 0x0124 | | PWM Cycle Setting (setting the value as same as PMD's PWM cycle) Register | VEMDPRDx | 0x0128 | | Minimum Pulse Width Difference Setting Register | VEMINPLSx | 0x012C | | Synchronous Trigger Correction Value Setting<br>Register | VETRGCRCx | 0x0130 | | Reserved | - | 0x0134 | | Cosine Value by THETA for Output Conversion (Q15 data) Register | VECOSx | 0x0138 | | Sine Value by THETA for Output Conversion (Q15 data) Register | VESINx | 0x013C | | Previous Cosine Value for Input Processing (Q15 data) Register | VECOSMx | 0x0140 | | Previous Sine Value for Input Processing (Q15 data) Register | VESINMx | 0x0144 | | Sector Information Register | VESECTORx | 0x0148 | | Previous Sector Information Register | VESECTORMx | 0x014C | | AD Conversion Result at Detecting a-Phase Zero Current Register (Note4) | VEIAOx | 0x0150 | | AD Conversion Result at Detecting b-Phase Zero Current Register (Note4) | VEIBOx | 0x0154 | | AD Conversion Result at Detecting c-Phase Zero Current Register (Note4) | VEICOx | 0x0158 | | a-Phase Current AD Conversion Result Register (Note4) | VEIAADCx | 0x015C | | b-Phase Current AD Conversion Result Register (Note4) | VEIBADCx | 0x0160 | | c-Phase Current AD Conversion Result Register (Note4) | VEICADCx | 0x0164 | | DC Supply Voltage (voltage [V] / maximum<br>voltage (Note3) × 2 <sup>15</sup> ) Register | VEVDCx | 0x0168 | | d-Axis Current (current [A] / maximum current (Note2) × 2 <sup>31</sup> ) Register | VEIDx | 0x016C | | Register name | | Address (Base+) | |-----------------------------------------------|------------|-----------------| | q-Axis Current (current [A] / maximum current | VEIQx | 0x0170 | | (Note2) × 2 <sup>31</sup> ) Register | VLIQA | 0.0170 | | PMD Control: U-Phase PWM Pulse Width Setting | VECMPUx | 0x019C | | Register | VECIVIPUX | 0x019C | | PMD Control: V-Phase PWM Pulse Width Setting | VECMPVx | 0x01A0 | | Register | VECIVIPVX | UXUTAU | | PMD Control: W-Phase PWM Pulse Width | VECMPWx | 0x01A4 | | Setting Register | VECIVIPVVX | 0x01A4 | | PMD Control: 6-Phase Output Control Register | VEOUTCRx | 0x01A8 | | PMD Control: Trigger Timing Setting (TRGCMP0) | VETRGCMP0x | 0x01AC | | Register | VETRGCMPUX | UXUTAC | | PMD Control: Trigger Timing Setting (TRGCMP1) | VETRGCMP1x | 0x01B0 | | Register | VETRGCMPTX | UXUTBU | | PMD Control: Synchronous Trigger Setting | VETRGSELx | 0x01B4 | | Register | VEIRGSELX | UXU 1D4 | | PMD Control: EMG Return Setting Register | VEEMGRSx | 0x01B8 | - Note 1: Maximum speed: Maximum rotation speed [Hz] that can be controlled or operation. - Note 2: Maximum current: The current value [A] when it becomes "0x7FF0" after the AD conversion result of the phase current corrected to zero level. - Note 3: Maximum voltage: Voltage value [V] when the AD conversion result of the supply voltage (VDC) becomes "0xFFF0". - Note 4: AD conversion result is stored in the upper 12 bits of 16-bit register. - Note 5: Do not access the address in "Reserved". ### 14.3.2. VE Control Register ## 14.3.2.1. VEEN (VE Operation Enable/Disable Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|-----|----|----|----|-----|-----|-------------------|-----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | | | | | | | , | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | - 0 | - 0 | 0 | - 0 | | - | 0 7 | | | 0 | | | 0 | | | - | - | 0 | 0 | | 0 | 0 | 0<br>1<br>VEIDLEN | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|-----------------------------------------------------------| | 31:2 | - | R | Read as "0". | | 1 | VEIDLEN | R/W | Clock operation control in IDLE mode 0: Stop 1: Operation | | 0 | VEEN | R/W | VE operation control 0: Disabled 1: Enabled | #### 14.3.2.2. VECPURUNTRG (CPU Start Trigger Selection Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|---------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | VCPURTB | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|-------------------------------------------------------| | 31:2 | - | R | Read as "0". | | | | R | Read as "0". | | 1 | VCPURTB | W | Starts VE by software (Note1) 0: - 1: Operation start | | 0 | - | W | Write as "0". | Note1: When this bit is written to "1", it is cleared in the next cycle. Note2: The task to be started is determined by the settings of the VEACTSCH and VETASKAPP. Note3: When task of channel under executing schedule is restarted, it must be restarted by VECPURUNTRG after it must be terminated by VECOMPEND. 408 / 609 ## 14.3.2.3. VETASKAPP (Task Specification Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|-----|-----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | VTA | SKB | | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | - | R | Read as "0". | | 7:4 | VTASKB[3:0] | R/W | Specifies the started task of VE. 0x0: Output control 0x1: Trigger generation 0x2: Input processing 0x3: Input phase conversion 0x4: Input coordinate axis conversion 0x5: Current control 0x6: SIN/COS computation 0x7: Output coordinate axis conversion 0x8: Output phase conversion 0x8: Output phase conversion 0x9 to 0xF: Prohibited Specifies the task to be started when VE is started by software. | | 3:0 | - | R/W | Write "0000". | Note: Only those tasks that are included in operating schedules can be specified. ## 14.3.2.4. VEACTSCH (Operation Schedule Selection Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|-----|-----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | VAC | СТВ | | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|-----------------------------------------------------------------------------------------------------------------------------------| | 31:8 | - | R | Read as "0". | | 7:4 | VACTB[3:0] | R/W | Specify the operation schedule of VE. 0x0: Task execution 0x1: Schedule 1 0x4: Schedule 4 0x9: Schedule 9 Others: Prohibited | | 3:0 | - | R/W | Write "0000". | ## 14.3.2.5. VEREPTIME (Operation Schedule Repetition Count Specification Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|-----|-----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | VRI | ΞPB | | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | - | R | Read as "0". | | 7:4 | VREPB[3:0] | R/W | Specifying the repetition number of the VE operation schedule (Note) 0: Do not execute the schedule 1 to 15: Execute schedule a specified number of times | | 3:0 | - | R/W | Write "0000". | Note: When this register is set to "0", no schedule is executed. ## 14.3.2.6. VETRGMODE (Start Trigger Mode Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|-----|-----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | VTF | RGB | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|--------------------------------| | 31:4 | - | R | Read as "0". | | 3:2 | VTRGB[1:0] | R/W | Trigger mode of VE Write "10". | | 1:0 | - | R/W | Write "00". | ### 14.3.2.7. VEERRINTEN (Error Interrupt Enable/Disable Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|---------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | VERRENB | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | |------|------------|------|----------------------------------------------------------------------|--|--|--| | 31:2 | - | R | Read as "0". | | | | | 1 | VERRENB | R/W | Interrupt control when VE error is detected 0: Disabled 1: Enabled | | | | | 0 | - | R/W | Write as "0". | | | | ## 14.3.2.8. VECOMPEND (VE Forced Termination Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|--------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | VCENDB | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|-------------------------------------------------------------------------------| | 31:2 | - | R | Read as "0". | | | | R | Read as "0". | | 1 | VCENDB | W | Forcefully terminates the schedule in operating VE. (Note) 0: - 1: Terminated | | 0 | - | W | Write as "0". | Note: When this register is set to "1", it is cleared in the next cycle. ## 14.3.2.9. VEERRDET (Error Detection Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|--------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | VERRDB | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | - | R | Read as "0". | | 1 | VERRDB | R | VE Error Flag 0: No error detected 1: Error detected When a PWM interrupt is detected during execution of a schedule (excluding wait for a start trigger), the error flag is set to "1". | | 0 | - | R | Read as "0". | Note: The error flag is cleared when the register is read. ## 14.3.2.10. VESCHTASKRUN (Schedule Execution Status/Executing Task Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|-----|------|--------|----|----|----|------|------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | VRTA | ASKB | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | VRT | ASKB | VRSCHB | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:10 | - | R | Read as "0". | | 9:6 | VRTASKB[3:0] | R | Task number currently executing in VE 0x0: Output control 0x1: Trigger generation 0x2: Input processing 0x3: Input phase conversion 0x4: Input coordinate axis conversion 0x5: Current control 0x6: SIN/COS computation 0x7: Output coordinate axis conversion 0x8: Output phase conversion 0x9 to 0xF: Prohibited | | 5 | VRSCHB | R | Schedule execution status in VE 0: Stop 1: Executing | | 4:0 | - | R | Read as "0". | ## 14.3.2.11. VETMPREGn (Temporary n Register) (n = 0 to 5) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|------|------|----|----|----| | Bit symbol | | | | TMPI | REGn | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | | | | TMPI | REGn | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | TMPI | REGn | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | TMPI | REGn | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ĺ | Bit | Bit Symbol | Туре | Function | |---|------|---------------|------|----------------------| | I | 31:0 | TMPREGn[31:0] | R/W | Temporary n register | #### 14.3.3. Common Register #### 14.3.3.1. VETADC (AD Conversion Time Setting (based on PWM clock) Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | TA | DC | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | TA | DC | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|---------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | TADC[15:0] | R/W | AD conversion time "0x0000" to "0xFFFF": (Set the AD conversion time [s] / PWM counter clock cycle [s]) | Note: This register is effective when the 1-shunt current detection mode is selected and shift PWM is enabled. ### 14.3.4. Specific Registers ## 14.3.4.1. VEMCTLFx (Status Flag Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------------------|---------------|---------------|---------------|----|----|----|-----------------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | _ | _ | _ | | | | | | | | | | _ | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | After reset | 0<br><b>7</b> | 0<br><b>6</b> | 0<br><b>5</b> | 0 | | 0 | 0 | 0 | | After reset Bit symbol | | | | | 0 | - | 0<br>1<br>LAVFM | | | Bit | Bit Symbol | Туре | Function | |------|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | - | R | Read as "0". | | 7:6 | - | R/W | Write as "0". | | 5 | - | R | Read as "0". | | 4 | PLSLF | R/W | Pulse with minimum flag 0: Minimum pulse width difference ≥ VEMINPLSx <minpls> 1: Minimum pulse width difference &lt; VEMINPLSx<minpls></minpls></minpls> | | 3 | - | R/W | Write as "0". | | 2 | LVTF | R/W | Low supply voltage flag 0: VEVDCx <vdc> ≥ 1/128 1: VEVDCx<vdc> &lt; 1/128</vdc></vdc> | | 1 | LAVFM | R/W | Previous value of VEMCTLFx <lavf></lavf> | | 0 | LAVF | R/W | Low speed Flag 0: VEOMEGAx <omega>≥ VEFPWMCHGx<fpwmchg> (high speed) 1: VEOMEGAx<omega> &lt; VEFPWMCHGx<fpwmchg> (low speed)</fpwmchg></omega></fpwmchg></omega> | ## 14.3.4.2. VEMODEx (Task Control Mode Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|-----|-----|------|-------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | OCF | RMD | ZIEN | PVIEN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | |------|------------|------|-----------------------------------------------------------------------------------------|--|--|--| | 31:8 | - | R | Read as "0". | | | | | 7:4 | - | R/W | Write as "0". | | | | | 3:2 | OCRMD[1:0] | R/W | Output control operation 00: Output off 01: Output enable 10: Prohibited 11: EMG return | | | | | 1 | ZIEN | R/W | Zero current detection control 0: Disabled 1: Enabled | | | | | 0 | PVIEN | R/W | Phase interpolation Control 0: Disabled 1: Enabled | | | | ## 14.3.4.3. VEFMODEx (Flow Control Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|-----|-----|---------|-------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | MREGDIS | CRCEN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | IDM | ODE | SPWMEN | C2PEN | | After reset | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | | | | |-------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 31:16 | - | R | Read as "0". | | | | | | | | 15:10 | - | R/W | /rite as "0". | | | | | | | | 9 | MREGDIS | R/W | eeping previous value of SIN/COS/SECTOR selection 0: Enabled 1: Disabled /hen disabled, VESINMx = VESINx, VECOSMx = VECOSx, VESECTORMx = VESECTORx | | | | | | | | 8 | CRCEN | R/W | rigger correction enable 0: Disabled 1: Enabled | | | | | | | | 7:4 | - | R/W | Write as "0101". | | | | | | | | 3:2 | IDMODE | R/W | Current detection mode 00: 3 shunts 01: 2 sensors 10: 1 shunt (PMDTRG up counter (Note)) 11: 1 shunt (PMDTRG down counter (Note)) | | | | | | | | 1 | SPWMEN | R/W | Shift PWM enable 0: Disabled 1: Enabled | | | | | | | | 0 | C2PEN | R/W | Modulation mode selection 0: 3-phase modulation 1: 2-phase modulation | | | | | | | Note: When the 1-shunt mode is used, refer to below for PMDTRG setting value. | VEFMODEx<br><idmode[1:0]></idmode[1:0]> | PMDxTRGCR<br><trg0md[2:0]></trg0md[2:0]> | PMDxTRGCR<br><trg1md[2:0]></trg1md[2:0]> | |-----------------------------------------|------------------------------------------|------------------------------------------| | 10 | 010 (up count) | 010 (up count) | | 10 | 101 (carrier bottom) | 010 (up count) | | 11 | 001 (down count) | 001 (down count) | | 11 | 001 (down count) | 101 (carrier bottom) | # 14.3.4.4. VETPWMx (PWM Cycle Rate (PWM cycle [s] × maximum speed × 2<sup>16</sup>) Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | TP | ΛM | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | TP | WM | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | TPWM[15:0] | R/W | Set the PWM cycle rate and integration unit during phase interpolation. 16-bit fixed point data "0.0" to "1.0". "0x0000" to "0xFFFF": PWM cycle [s] × Max_Hz × 2 <sup>16</sup> Indicates the ratio between the PWM frequency and the maximum rotation speed. (Max_Hz: Maximum rotation speed) | # 14.3.4.5. VEOMEGAx (Rotation Speed (speed [Hz] / maximum speed × 2<sup>15</sup>) Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | OMI | EGA | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | OMI | EGA | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | OMEGA[15:0] | R/W | Rotation speed setting, 16-bit fixed-point data "-1.0" to "1.0" "0x0000" to "0xFFFF": Rotation speed [Hz] / Max_Hz × 2 <sup>15</sup> (Max_Hz: Maximum rotation speed) | ## 14.3.4.6. VETHETAx (Motor Phase (motor phase [deg] / 360 × 2<sup>16</sup>) Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | THE | ΞΤΑ | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | THE | ΞΤΑ | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | |-------|-------------|------|------------------------------------------------------------------------------------------------------------------|--|--|--| | 31:16 | - | R | Read as "0". | | | | | 15:0 | THETA[15:0] | R/VV | Phase setting, 16-bit fixed-point data "0.0" to "1.0" Calculation formula: Phase [deg] $/$ 360 × 2 <sup>16</sup> | | | | ## 14.3.4.7. VEIDREFx (d-Axis Reference Current Value (current [A] / maximum current × 2<sup>15</sup>) Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | IDF | REF | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | IDF | REF | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | IDREF[15:0] | R/W | d-axis current reference value 16-bit fixed-point data "-1.0" to "1.0" "0x0000" to "0xFFFF" (d-axis current reference value [A] / Max_I $\times$ 2 <sup>15</sup> ) Max_I: (When ADC converted value changes 1 LSB, amount of change in phase current [A] ) $\times$ 2 <sup>11</sup> | ## 14.3.4.8. VEIQREFx (q-Axis Reference Current Value (current [A] / maximum current × 2<sup>15</sup>) Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | IQF | REF | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | IQF | REF | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | IQREF[15:0] | R/W | q-axis current reference value 16-bit fixed-point data "-1.0" to "1.0" "0x0000" to "0xFFFF" (q-axis current reference value [A] / Max_I $\times$ 2 <sup>15</sup> ) Max_I: (When ADC converted value changes 1 LSB, amount of change in phase current [A] ) $\times$ 2 <sup>11</sup> | ## 14.3.4.9. VEVDx (d-Axis Voltage (voltage [V] / maximum voltage × 2<sup>31</sup>) Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|----| | Bit symbol | | • | | V | D | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | | | | V | D | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | V | D | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | V | D | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | VD[31:0] | R/W | d-axis voltage, 32-bit fixed-point data "-1.0" to "1.0" "0x0000_0000" to "0xFFFF_FFFF" (d-axis voltage / Max_V × 2 <sup>31</sup> ) Max_V: (When ADC converted value changes 1 LSB, amount of change in supply voltage [V])× 2 <sup>12</sup> | ## 14.3.4.10. VEVQx (q-Axis Voltage (voltage [V] / maximum voltage × 2<sup>31</sup>) Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|----| | Bit symbol | | | | V | Q | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | | | | V | Q | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | V | Q | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | V | Q | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | VQ[31:0] | R/W | q-axis voltage, 32-bit fixed-point data "-1.0" to "1.0" " $0\times0000_0000$ " to " $0\times0000_0000$ " to " $0\times0000_0000$ " to " $0\times0000_0000$ " (q-axis voltage / Max_V $\times$ 2 <sup>31</sup> ) Max_V: (When ADC converted value changes 1 LSB, amount of change in supply voltage [V]) $\times$ 2 <sup>12</sup> | # 14.3.4.11. VECIDKIx (d-Axis Current Control Integral Coefficient for PI Control Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | CII | OKI | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | CII | OKI | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|---------------------------------------------------------------------| | 31:16 | - | R | Read as "0" | | 15:0 | CIDKI[15:0] | R/W | Integral coefficient for PI control of d-axis: "0x0000" to "0xFFFF" | # 14.3.4.12. VECIDKPx (d-Axis Current Control Proportional Coefficient for PI Control Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | CIE | KP | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | CIE | KP | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | |-------|-------------|------|-------------------------------------------------------------------------|--|--|--| | 31:16 | - | R | Read as "0" | | | | | 15:0 | CIDKP[15:0] | R/W | Proportional coefficient for PI control of d-axis: "0x0000" to "0xFFFF" | | | | ## 14.3.4.13. VEVCIQKIx (q-Axis Current Control Integral Coefficient for PI Control Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | CIO | QKI | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | CIO | QKI | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|---------------------------------------------------------------------| | 31:16 | - | R | Read as "0" | | 15:0 | CIQKI[15:0] | R/W | Integral coefficient for PI control of q-axis: "0x0000" to "0xFFFF" | # 14.3.4.14. VECIQKPx (q-Axis Current Control Proportional Coefficient for PI Control Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | CIC | )KP | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | CIC | )KP | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|-------------------------------------------------------------------------| | 31:16 | - | R | Read as "0" | | 15:0 | CIQKP[15:0] | R/W | Proportional coefficient for PI control of q-axis: "0x0000" to "0xFFFF" | ## 14.3.4.15. VEVDIHx (d-Axis Voltage Integral Term Hold (upper 32-bit of VDI) Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|-----|----|----|----| | Bit symbol | | | | VD | DIH | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | | | | VD | DIH | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | VD | DIH | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | VD | ЭIН | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|-----------------------------------------------------------| | 31:0 | VDIH[31:0] | R/W | Upper 32-bit integral term (VDI) for PI control of d-axis | ### 14.3.4.16. VEVDILHx (d-Axis Voltage Integral Term Hold (lower 32-bit of VDI) Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|-----|----|----|----| | Bit symbol | | | | VD | ILH | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | | | | VD | ILH | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|-----------------------------------------------------------------------------------------------------| | 31:16 | VDILH[15:0] | R/W | Lower 32-bit integral term (VDI) for PI control of d-axis, but lower 16 bits are fixed to "0x0000". | | 15:0 | - | R | Read as "0". | Note: VDI: 64-bit fixed-point data (fractional of 63bits "-1.0"to"1.0") ### 14.3.4.17. VEVQIHx (q-Axis Voltage Integral Term Hold (upper 32-bit of VQI) Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|-----|----|----|----| | Bit symbol | | | | VC | λIH | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | | | | VC | lΗ | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | VC | lΗ | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | VC | λIH | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|-----------------------------------------------------------| | 31:0 | VQIH[31:0] | R/W | Upper 32-bit integral term (VQI) for PI control of q-axis | ### 14.3.4.18. VEVQILHx (q-Axis Voltage Integral Term Hold (lower 32-bit of VQI) Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | |-------------|----|-------|----|----|-----|----|----|----|--|--|--| | Bit symbol | | VQILH | | | | | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | Bit symbol | | | | VQ | ILH | | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | Bit symbol | - | - | - | - | - | - | - | - | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Bit symbol | - | - | - | - | - | - | - | - | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|----------------------------------------------------------------------------------------------------| | 31:16 | VQILH[15:0] | R/W | Lower 32-bit integral term (VQI) for PI control of q-axis, but lower 16 bits are fixed to "0x0000" | | 15:0 | - | R | Read as "0". | Note: VQI: 64-bit fixed point data (fractional of 63bits "-1.0" to "1.0") # 14.3.4.19. VEFPWMCHGx (Rotation Speed When Shift PWM is Enabled with 2-Phase Modulation Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|------|------|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | FPWI | ИСНG | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | FPWN | ИСНG | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|---------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | FPWMCHG[15:0] | R/W | PWM rotation speed setting when shift PWM is enabled Set the rotation speed [Hz] / Max_Hz × 2 <sup>15</sup> (Max_Hz: Maximum rotation speed [Hz]) | # 14.3.4.20. VEMDPRDx (PWM Cycle Setting (setting the value as same as PMD's PWM cycle.) Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | VMD | PRD | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | VMD | PRD | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|--------------|------|--------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | VMDPRD[15:0] | R/W | PWM cycle setting Set the value of the PMD's PMDxMDPRD | ## 14.3.4.21. VEMINPLSx (Minimum Pulse Width Difference Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | MIN | PLS | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | MIN | PLS | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | MINPLS[15:0] | R/W | Set the minimum pulse width difference. (Minimum value of duty difference of 3-Phase PWM (VECMPUx, VECMPVx)) Set value: minimum pulse width difference [s] / PWM counter clock cycle [s] | ### 14.3.4.22. VETRGCRCx (Synchronous Trigger Correction Value Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | TRG | CRC | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | TRG | CRC | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|--------------|---------|--------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | TRGCRC[15:0] | I R//// | Correct the synchronizing trigger timing. Set value: Correction time [s] / PWM counter clock cycle [s] | ### 14.3.4.23. VECOSx (Cosine Value by THETA for Output Conversion (Q15 data) Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | CC | OS | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | CC | os | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | COS[15:0] | R/W | Cosine value by THETA value, 16-bit fixed point data "-1.0" to "1.0" "0x0000" to "0xFFFF" | ### 14.3.4.24. VESINx (Sine Value by THETA for Output Conversion (Q15 data) Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | S | IN | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | S | IN | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-----------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | SIN[15:0] | R/W | Sine value by THETA value, 16-bit fixed point data "-1.0" to "1.0" "0x0000" to "0xFFFF" | ### 14.3.4.25. VECOSMx (Previous Cosine Value for Input Processing (Q15 data) Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | CO | SM | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | CO | SM | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|--------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | COSM[15:0] | R/W | Store previous VECOSx value "0x0000" to "0xFFFF" | ### 14.3.4.26. VESINMx (Previous Sine Value for Input Processing (Q15 data) Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|------|----|----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | SINM | | | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | SINM | | | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | |-------|------------|-------|--------------------------------------------------|--|--|--| | 31:16 | - | R | Read as "0". | | | | | 15:0 | SINM[15:0] | I R/W | Store previous VESINx value "0x0000" to "0xFFFF" | | | | ### 14.3.4.27. VESECTORx (Sector Information Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|--------|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | SECTOR | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | |------|-----------------|------|----------------------------------------------------------------------------------------------|--|--|--| | 31:4 | - | R | Read as "0". | | | | | | | | Sector information | | | | | 3:0 | 3:0 SECTOR[3:0] | R/W | Set value: "0x0" to "0xF" | | | | | | | | Indicates the rotation position at the time of output divided by 12 sectors each 30 degrees. | | | | ### 14.3.4.28. VESECTORMx (Previous Sector Information Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |-------------|----|----|----|----|----|------------------|---------|----|--| | Bit symbol | - | - | - | - | - | - | - | - | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | Bit symbol | - | - | - | - | - | - | - | - | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | Bit symbol | - | - | - | - | - | - | - | - | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Bit symbol | - | - | - | - | | SEC <sup>-</sup> | SECTORM | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bit | Bit Symbol | Туре | Function | |------|--------------|------|-------------------------------------------------------| | 31:4 | - | R | Read as "0". | | 3:0 | SECTORM[3:0] | R/W | Previous sector information Set value: "0x0" to "0xF" | | | | | Used in input processing. | ### 14.3.4.29. VEIAOx (AD Conversion Result at Detecting a-Phase Zero Current Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | IA | 0 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | IA | 0 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-----------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | IAO[15:0] | R/W | Store AD conversion result of a-phase zero current. (Stores the AD conversion result of a-phase current when a motor is stopped.) | Note1: The AD conversion result is automatically stored when zero current detection is enabled. Note2: The AD conversion result is stored in the upper 12 bits. The lower 4 bits are always "0". # 14.3.4.30. VEIBOx (AD Conversion Result at Detecting b-Phase Zero-Current Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | IB | 0 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | IB | 0 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-----------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | IBO[15:0] | R/W | Store AD conversion result of b-phase zero current. (Stores the AD conversion result of b-phase current when a motor is stopped.) | Note1: The AD conversion result is automatically stored when zero current detection is enabled. Note2: The AD conversion result is stored in the upper 12 bits. The lower 4 bits are always "0". # 14.3.4.31. VEICOx (AD Conversion Result at Detecting c-Phase Zero-Current Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | IC | ;0 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | IC | Ю | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-----------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | ICO[15:0] | R/W | Store AD conversion result of c-phase zero current. (Stores the AD conversion result of c-phase current when a motor is stopped.) | Note1: The AD conversion result is automatically stored when zero current detection is enabled. Note2: The AD conversion result is stored in the upper 12 bits. The lower 4 bits are always "0". ### 14.3.4.32. VEIAADCx (a-Phase Current AD Conversion Result Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | IAA | ,DC | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | IAA | .DC | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | IAADC[15:0] | R/W | Store the AD conversion result of a-phase current "0x0000" to "0xFFF0" | Note: The AD conversion result is stored in the upper 12 bits. The lower 4 bits are always "0". ### 14.3.4.33. VEIBADCx (b-Phase Current AD Conversion Result Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | IBA | .DC | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | IBA | .DC | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | IBADC[15:0] | R/W | Store the AD conversion result of b-phase current "0x0000" to "0xFFF0" | Note: The AD conversion result is stored in the upper 12 bits. The lower 4 bits are always "0". ### 14.3.4.34. VEICADCx (c-Phase Current AD Conversion Result Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | ICA | VDC | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | ICA | ,DC | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | | | | | |-------|-------------|------|------------------------------------------------------------------------|--|--|--|--| | 31:16 | - | R | Read as "0". | | | | | | 15:0 | ICADC[15:0] | R/W | Store the AD conversion result of c-phase current "0x0000" to "0xFFF0" | | | | | Note: The AD conversion result is stored in the upper 12 bits. The lower 4 bits are always "0". # 14.3.4.35. VEVDCx (DC Supply Voltage (voltage [V] / maximum voltage × 2<sup>15</sup>) Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | VE | С | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | VE | OC | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | VDC[15:0] | R/W | Supply voltage, 16-bit fixed-point data "0" to "1.0" Set value: "0x0000" to "0x7FFF" The actual voltage value: VDC value $\times$ Max_V / $2^{15}$ (Max_V: (When ADC converted value changes 1 LSB, amount of change in supply voltage [V]) $\times$ $2^{12}$ ) | ### 14.3.4.36. VEIDx (d-Axis Current (current [A] / maximum current × 2<sup>31</sup>) Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|----| | Bit symbol | | | | II | D | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | | | | II | D | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | II | D | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | II | D | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | ID[31:0] | R/W | d-axis current, 32-bit fixed-point data "-1.0" to "1.0" Setting value: "0x0000_0000" to "0xFFFF_FFFF" The actual current value: ID value × Max_I / 2 <sup>31</sup> (Max_I: (When ADC converted value changes 1 LSB, amount of change in phase current [A] ) × 2 <sup>11</sup> ) | # 14.3.4.37. VEIQx (q-Axis Current (current [A] / maximum current x. 2<sup>31</sup>) Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|----| | Bit symbol | | | | 10 | Q | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | | | | 10 | Q | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | 10 | Q | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | Į( | Q | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | IQ[31:0] | R/W | q-axis current, 32-bit fixed-point data "-1.0" to "1.0" Setting value: "0x0000_0000" to "0xFFFF_FFFF" The actual current value: IQ value × Max_I / 2 <sup>31</sup> (Max_I: (When ADC converted value changes 1 LSB, amount of change in phase current [A] ) × 2 <sup>11</sup> ) | ### 14.3.4.38. VECMPUx (PMD Control: U-Phase PWM Pulse Width Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|------|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | VCN | /IPU | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | VCN | /IPU | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|-----------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | VCMPU[15:0] | R/W | U-phase PWM pulse width setting Set value: "0x0000" to "0xFFFF" | ### 14.3.4.39. VECMPVx (PMD Control: V-Phase PWM Pulse Width Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | VCN | ЛРV | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | VCN | ЛРV | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|-----------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | VCMPV[15:0] | R/W | V-phase PWM pulse width setting Set value: "0x0000" to "0xFFFF" | # 14.3.4.40. VECMPWx (PMD Control: W-Phase PWM Pulse Width Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|------------|----|----|----| | Bit symbol | - | = | = | - | = | - | - | = | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | VCM | <b>IPW</b> | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | VCM | 1PW | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|-------------|------|-----------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | VCMPW[15:0] | R/W | W-phase PWM pulse width setting Set value: "0x0000" to "0xFFFF" | ### 14.3.4.41. VEOUTCRx (PMD Control: 6-Phase Output Control Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|------|------|----|----|----|----|-----|------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | WPWM | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | VPWM | UPWM | W | C | V | C | UOC | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|---------------------------| | 31:9 | - | R | Read as "0". | | | | | PWM of W-phase | | 8 | WPWM | R/W | 0: ON/OFF output | | | | | 1: PWM output | | | | | PWM of V-phase | | 7 | VPWM | R/W | 0: ON/OFF output | | | | | 1: PWM output | | | | | PWM of U-phase | | 6 | UPWM | R/W | 0: ON/OFF output | | | | | 1: PWM output | | | | | Output control of W-phase | | | | | 00: WO OFF, ZO OFF (Note) | | 5:4 | WOC[1:0] | R/W | 01: WO OFF, ZO ON | | | | | 10: WO ON, ZO OFF | | | | | 11: WO ON, ZO ON | | | | | Output control of V-phase | | | | | 00: VO OFF, YO OFF (Note) | | 3:2 | VOC[1:0] | R/W | 01: VO OFF, YO ON | | | | | 10: VO ON, YO OFF | | | | | 11: VO ON, YO ON | | | | | Output control of U-phase | | | | | 00: UO OFF, XO OFF (Note) | | 1:0 | UOC[1:0] | R/W | 01: UO OFF, XO ON | | | | | 10: UO ON, XO OFF | | | | | 11: UO ON, XO ON | Note: When VEOUTCRx<WPWM>, <VPWM>, <UPWM >= "1", both are ON. Output control of U, V, and W phases of PMD is shown below. (Only the combination used in VE is shown.) Table 14.1 VEOUTCRx<UPWM>, VEOUTCRx<UOC[1:0]> PMD setting: Output control of U-phase (UOx, XOx) | Set | ting | Output | | | |---------------------------|-----------------------------------|--------------------|--------------------|--| | VEOUTCRx<br><upwm></upwm> | VEOUTCRx<br><uoc[1:0]></uoc[1:0]> | UOx | XOx | | | 0 | 00 | OFF output | OFF output | | | 1 | 00 | PWMU invert output | PWMU output | | | 1 | 11 | PWMU output | PWMU invert output | | Table 14.2 VEOUTCRx<VPWM>, VEOUTCRx<VOC[1:0]> PMD setting: Output control of V-phase (VOx, YOx) | Set | ting | Output | | | |---------------------------|-----------------------------------|--------------------|--------------------|--| | VEOUTCRx<br><vpwm></vpwm> | VEOUTCRx<br><voc[1:0]></voc[1:0]> | VOx | YOx | | | 0 | 00 | OFF output | OFF output | | | 1 | 00 | PWMV invert output | PWMV output | | | 1 | 11 | PWMV output | PWMV invert output | | Table 14.3 VEOUTCRx<WPWM>, VEOUTCRx<WOC[1:0]> PMD setting: Output control of W-phase (WOx, ZOx) | Set | ting | Output | | | |---------------------------|-----------------------------------|--------------------|--------------------|--| | VEOUTCRx<br><wpwm></wpwm> | VEOUTCRx<br><woc[1:0]></woc[1:0]> | WOx | ZOx | | | 0 | 00 | OFF output | OFF output | | | 1 | 00 | PWMW invert output | PWMW output | | | 1 | 11 | PWMW output | PWMW invert output | | ### 14.3.4.42. VETRGCMP0x (PMD Control: Trigger Timing Setting (TRGCMP0) Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|------|------|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | VTRG | CMP0 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | VTRG | CMP0 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|--------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | VTRGCMP0<br>[15:0] | R/W | Sets the trigger timing (PMD setting) for sampling ADC in synchronization with PMD. 0 x 0000: Prohibited 0x0001 to (PMDxMDPRD <mdprd[15:0]> - 1): Trigger timing PMDxMDPRD<mdprd[15:0]> to "0xFFFF": Prohibited</mdprd[15:0]></mdprd[15:0]> | Note1: Enabled when one of the following is selected as the trigger mode of the PMD. - Match during down counting - Match during up counting - Match during up and down counting Note2: It is invalid when trigger selected output (PMDxTRGMD<TRGOUT> = "1") is selected as trigger output mode of PMD. ### 14.3.4.43. VETRGCMP1x (PMD Control: Trigger Time Setting (TRGCMP1) Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|------|------|----|----|----| | Bit symbol | - | = | = | = | = | - | - | = | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | VTRG | CMP1 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | VTRG | CMP1 | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|--------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | VTRGCMP1<br>[15:0] | R/W | Sets the trigger timing (PMD setting) for sampling ADC in synchronization with PMD. 0 x 0000: Prohibited 0x0001 to (PMDxMDPRD <mdprd[15:0]> - 1): Trigger timing PMDxMDPRD<mdprd[15:0]> to "0xFFFF": Prohibited</mdprd[15:0]></mdprd[15:0]> | Note1: Enabled when one of the following is selected as the trigger mode of the PMD. - Match during down counting - Match during up counting - Match during up and down counting Note2: It is invalid when trigger selected output (PMDxTRGMD<TRGOUT> = "1") is selected as trigger output mode of PMD. ### 14.3.4.44. VETRGSELx (PMD Control: Synchronous Trigger Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|---------|----|----| | Bit symbol | = | - | - | = | = | - | - | = | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | = | = | VTRGSEL | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | - | R | Read as "0". | | 2:0 | VTRGSEL[2:0] | R/W | Specifying the synchronous trigger number which is output at the setting timing of VETRGCMP0x <vtrgcmp0[15:0]>. (Note) 0 to 5: Output trigger number 6 to 7: Prohibited</vtrgcmp0[15:0]> | Note: Enabled when the trigger selection output (PMDxTRGMD<TRGOUT> = "1") is selected as the trigger output mode of the PMD. ### 14.3.4.45. VEEMGRSx (PMD Control: EMG Return Setting Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|-------| | Bit symbol | - | - | = | = | = | - | - | = | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | - | - | EMGRS | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|-------------------------------------------------------------| | 31:1 | - | R | Read as "0". | | 0 | EMGRS | R/W | EMG return command (PMD setting) 0: - 1: EMG return command | ### 14.4. Operations #### 14.4.1. Schedule Management Motor control is performed in the flow shown in Figure 14.4. VE transitions the each operation status by switching between scheduled setting and MODE setting. Figure 14.4 Motor Control Operation Flow Example | RESET | MCU reset | |-----------------------------------|--------------------------------------------------------------------------------------------| | Initial Settings | Initial setting by user software | | Stop | Motor stop | | Initial input | Sample and store zero-current data at motor stop | | Positioning | Positioning control at motor start | | Forced commutation | Motor is rotated at the set speed without feedback control for the starting specified time | | Speed control by current feedback | Control motor rotation by current feedback | | Brake | Deceleration control | | EMG return | Return from EMG protection status | 447 / 609 #### 14.4.1.1. Schedule Control The operation schedules are selected with VEACTSCH. A schedule is comprised of an output schedule handling output processing and an input schedule handling input processing. An output schedule consists of output-related tasks, and an input schedule consists of input-related tasks. Table 14.4 lists the relationship between schedules and tasks to operate. In addition, phase interpolation enable, output control operation, and zero current detection are switched in VEMODEx setting according to the motor control flow (Table 14.5). Table 14.4 Tasks to be Executed in Each Schedule | | | | Output S | Input Schedule | | | | | | |--------------------------------|--------------------|---------------------|--------------------------------------------|-------------------------------|-------------------|-----------------------|------------------|------------------------------|-------------------------------------------| | Schedule Selection<br>VEACTSCH | Current<br>control | SIN/COS computation | Output<br>coordinate<br>axis<br>conversion | Output<br>phase<br>conversion | Output<br>control | Trigger<br>generation | Input processing | Input<br>phase<br>conversion | Input<br>coordinate<br>axis<br>conversion | | 0: Individual operation | (Note1) | 1: Schedule 1 | ✓ | ✓ (Note2) | ✓ | ✓ | ✓ (Note3) | ✓ | ✓ (Note4) | ✓ | ✓ | | 4: Schedule 4 | - | ✓ (Note2) | ✓ | ✓ | ✓ (Note3) | ✓ | ✓ (Note4) | ✓ | ✓ | | 9: Schedule 9 | - | - | = | - | ✓ (Note3) | ✓ | ✓ (Note4) | - | - | <sup>✓:</sup> A task that is executed according to the schedule.,-: A task that is independent of the schedule. Note1: Only specified task is executed. Note2: Phase interpolation setting Note3: Output off setting: VEEMGRSx<EMGRS> Note4: Task operation to be switched by zero current detection. Table 14.5 Example Setting in Typical Operation Flow | Motor Control Flow | Schedule setting<br>VEACTSCH<br><vactb[3:0]></vactb[3:0]> | Task<br>specification<br>VETASKAPP<br><vtaskb[3:0]></vtaskb[3:0]> | Phase interpolation enable VEMODEx <pvien></pvien> | Output control operation VEMODEx <ocrmd[1:0]></ocrmd[1:0]> | Zero current<br>detection<br>VEMODEx<br><zien></zien> | |-----------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------| | Stop | 1001 | 0000 | - | 00 | 0 | | Initial input | 1001 | 0000 | - | 00 | 1 | | Positioning | 0001 | 0101 | 0 | 01 | 0 | | Forced commutation | 0001 | 0101 | 1 | 01 | 0 | | Speed control by current feedback | 0001 | 0101 | 1 | 01 | 0 | | Brake | 0100 | 0110 | 0 | 01 | 0 | | EMG return | 1001 | 0000 | - | 11 | 0 | <sup>-:</sup> Not set An output schedule begins executing by the command (VECPURUNTRG). When all output related tasks are completed, the VE enters a standby state and waits for a start trigger. At this time, schedule of other channels can be executed. An input schedule begins executing by a start trigger. When all input related tasks are completed, the VE generates an interrupt to the CPU and enters a halt state. However, if the schedule repeat count (VEREPTIME) is set to 2 or more times, the output schedule is started without generating an interrupt until the set count is reached. Figure 14.5 Operation Transition in Operation Schedule 449 / 609 2023-07-31 #### 14.4.1.2. Start Control Enable the VE (VEEN<VEEN>= "1"). Set the operation schedule specification (VEACTSCH), task specification (VETASKAPP), and repetition count (VEREPTIME). The operation schedule of the VE is comprised of output schedule and input schedule. Basically, the VE executes output schedule first, enters the standby state, and then starts executing the input schedule by the start trigger. The output schedule and the input schedule are started by each following conditions. - Starting the output schedule - (1) Starting the specified task (VETASKAPP) with the command start (VECPURUNTRG) - (2) Repeat start (VEREPTIME $\geq$ 2) is executed after the input schedule is completed. - Starting the input schedule - (1) Starting the input processing task by the start trigger (Trigger input selected in VETRGMODE) after the output schedule completes 450 / 609 (2) Starting the specified task (VETASKAPP) with the command start (VECPURUNTRG) #### 14.4.2. Task Overview The following is the overview of each task that operates on the schedule. To specify an individual operation or startup task, specify the task number of the Table 14.6. Table 14.6 Task Overview | | Task | Task function | Task number | |--------------------|-----------------------------------|---------------------------------------------------------------------|-------------| | | Current control | dq current control | 5 | | | SIN/COS computation | Sine/cosine computation, phase interpolation | 6 | | | Output coordinate axis conversion | Convert from dq coordinate axis to αβ coordinate axis | 7 | | Output<br>Schedule | Output phase conversion | Convert from 2-phase to 3-phase | 8 | | | Output control | Data conversion to PMD setting format Shift PWM switching | 0 | | | Trigger generation | Synchronous trigger timing generation | 1 | | loout | Input processing | Capture AD conversion results Data conversion to fixed-point data | 2 | | Input<br>Schedule | Input phase conversion | Convert from 3-phases to 2-phases | 3 | | | Input coordinate axis conversion | Convert from αβ coordinate axis to dq coordinate axis | 4 | #### 14.4.2.1. Current Control The current control unit is comprised of a PI control unit for d-axis and a PI control unit for q-axis. It calculates d-axis and q-axis voltages. (1) PI control of d-axis current <Formula> $\Delta ID = VEIDREFx - VEIDx < ID[31:0] >$ : Difference between current reference value and current feedback $VDIx = VECIDKIx \times \Delta ID + VDIx$ : Integral term operation $VEVDx = VECIDKPx \times \Delta ID + VDIx$ : Voltage calculation using proportional term Table 14.7 PI Control of d-axis Current | | Register name | Function | Data format | |----------|---------------|--------------------------|--------------------------------------------| | | VEIDx | d-axis current | 32-bit fixed-point data (31 bits after the | | | VLIBX | a axio carrone | decimal point) | | Input | VEIDREEx | d-axis current reference | 16-bit fixed-point data (15 bits after the | | Input | VEIDREFX | value | decimal point) | | | VECIDKPx | Proportional coefficient | 16-bit data | | | VECIDKIX | Integral coefficient | 16-bit data | | Output | VEVDx | d-axis voltage | 32-bit fixed-point data (31 bits after the | | Output | VEVDX | u-axis voitage | decimal point) | | Internal | VDIx | d-axis voltage integral | 64-bit fixed-point data (63 bits after the | | memai | VDIX | term hold | decimal point) | (2) PI control of q-axis current <Formula> $\Delta IQ = VEIQREFx - VEIQx < IQ[31:0] > \qquad : Difference \ between \ current \ reference \ value \ and \ current \ feedback$ $VQIx = VECIQKIx \times \Delta IQ + VQIx$ : Integral term operation $VEVQx = VECIQKPx \times \Delta IQ + VQIx \qquad \qquad : Voltage \ calculation \ using \ proportional \ term$ Table 14.8 PI Control of q-axis Current | | Register name | Function | Data format | |----------|---------------|--------------------------|--------------------------------------------| | | VEIQx | a avia aurrent | 32-bit fixed-point data (31 bits after the | | | VEIQX | q-axis current | decimal point) | | loout | VEIQREFx | q-axis current reference | 16-bit fixed-point data (15 bits after the | | Input | VEIQREFX | value | decimal point) | | | VECIQKPx | Proportional coefficient | 16-bit data | | | VECIQKIx | Integral coefficient | 16-bit data | | Output | VEVQx | a avia voltaga | 32-bit fixed-point data (31 bits after the | | Output | VEVQX | q-axis voltage | decimal point) | | Internal | VQI1x | q-axis voltage integral | 64-bit fixed-point data (63 bits after the | | | VQIIX | term hold | decimal point) | #### 14.4.2.2. SIN/COS Computation The SIN/COS computation unit is comprised of phase interpolation unit and SIN/COS computation unit. Phase interpolation calculates the rotation speed by integral with the PWM cycle. It is executed only when phase interpolation is enabled. (1) phase interpolation <Formula> $VETHETAx = VEOMEGAx \times VETPWMx + VETHETAx$ : Integral of rotation speed, only when phase interpolation is enabled **Table 14.9 Phase Interpolation** | | Register name | Function | Data format | |--------|--------------------|---------------------|-------------------------------------------------------------| | | VETHETAx | Phase θ | 16-bit fixed-point data ("0.0" to "1.0", 16 bits after the | | | | | decimal point) | | | VEOMEGAX | Rotation speed | 16-bit fixed-point data ("-1.0" to "1.0", 15 bits after the | | Input | V E O IVI E O / CK | rtotation speed | decimal point) | | Input | VETPWMx | DWM avala rata | 16-bit fixed-point data ("0.0" to "1.0", 16 bits after the | | | VETPVVIVIX | PWM cycle rate | decimal point) | | | VEMODEx | Phase Interpolation | Setting | | | VEIVIODEX | Enable | Setting | | 0 | \ (=\tau_1=\tau_2 | Phase θ | 16-bit fixed-point data ("0.0" to "1.0", 16 bits after the | | Output | VETHETAX | | decimal point) | 454 / 609 (2) SIN/COS computation <Formula> VESINMx = VESINx : Saves previous value (for input processing) VECOSMx = VECOSx : Saves previous value (for input processing) $VESINx = sin(VETHETAx \times \pi)$ : SIN/COS computation VECOSx = $sin((VETHETAx + 1 / 4) \times \pi)$ : SIN/COS computation #### Table 14.10 SIN/COS Computation | | Register name | Function | Data format | |--------|---------------|-----------------------|-------------------------------------------------------------| | Input | VETHETAx | Phase θ | 16-bit fixed-point data ("0.0" to "1.0", 16 bits after the | | Прис | VEITIETAX | | decimal point) | | | VESINx | Sine value at θ | | | Output | VECOSx | Cosine value at θ | 16-bit fixed-point data ("-1.0" to "1.0", 15 bits after the | | Output | VESINMx | Previous sine value | decimal point) | | | VECOSMx | Previous cosine value | | #### 14.4.2.3. Output Voltage Conversion (Coordinate Axis Conversion/Phase Conversion) Output voltage conversion is comprised of dq- $\alpha\beta$ coordinate axis conversion and 2-3-phase conversion. The dq- $\alpha\beta$ coordinate axis conversion calculates $V\alpha$ , $V\beta$ from Vd, Vq, VESINx, and VECOSx. In the 2-3 phase conversion, the sector is decided from $V\alpha$ and $V\beta$ and $V\alpha$ , $V\beta$ , and $V\alpha$ are calculated by executing space vector conversion according to the decided sector. In 2-3 phase conversion, 2-phase modulation or 3-phase modulation can be selected as the conversion method. (1) dq-αβ coordinate axis conversion <Formula> $VETMPREG3 = VECOSx \times VEVDx - VESINx \times VEVQx \qquad : Calculates \ V\alpha$ $VETMPREG4 = VESINx \times VEVDx + VECOSx \times VEVQx \qquad : Calculates \ V\beta$ Table 14.11 dq-αβ Coordinate Axis Conversion | | Register name | Function | Data format | |--------|---------------|-------------------|-------------------------------------------------------------| | | VEVDx | d-axis voltage | 32-bit fixed-point data ("-1.0" to "1.0", 31 bits after the | | | VEVDX | u-axis voltage | decimal point) | | | VEVQx | q-axis voltage | 32-bit fixed-point data ("-1.0" to "1.0", 31 bits after the | | Input | VEVQX | q-axis voltage | decimal point) | | input | VESINx | Sine value at θ | 16-bit fixed-point data ("-1.0" to "1.0", 15 bits after the | | | VESIIVX | | decimal point) | | | VECOSx | Cosine value at θ | 16-bit fixed-point data ("-1.0" to "1.0", 15 bits after the | | | VECOSX | | decimal point) | | | VETMPREG3 | | 32-bit fixed-point data ("-1.0" to "1.0", 31 bits after the | | Output | VETWIFICEGS | α-axis voltage | decimal point) | | | VETMPREG4 | | 32-bit fixed-point data ("-1.0" to "1.0", 31 bits after the | | | VETWIPREG4 | β-axis voltage | decimal point) | 456 / 609 #### (2) 2-3 phase conversion (space vector conversion) (a) sector decision <Formula> VESECTORMx = VESECTORx : Stores previous sector if $(V\alpha \ge 0 \& V\beta \ge 0)$ : Calculates $V\beta$ if $(|V\alpha| \ge |V\beta| / \sqrt{3})$ if $(|\nabla \alpha| / \sqrt{3} \ge |\nabla \beta|)$ SECTOR= "0" else SECTOR = "1" else SECTOR = "2" else if $(V\alpha < 0 \& V\beta \ge 0)$ if $(|V\alpha| < |V\beta| / \sqrt{3})$ SECTOR = "3" else if $(|V\alpha| / \sqrt{3} < |V\beta|)$ SECTOR = "4" else SECTOR = "5" else if $(V\alpha < 0 \& V\beta < 0)$ if $(|V\alpha| \ge |V\beta| / \sqrt{3})$ if $(|V\alpha| / \sqrt{3} \ge |V\beta|)$ SECTOR = "6" else SECTOR = "7" else SECTOR = "8" else if $(V\alpha \ge 0 \& V\beta < 0)$ if $(|V\alpha| < |V\beta| / \sqrt{3})$ SECTOR = "9" else if $(|V\alpha| / \sqrt{3} < |V\beta|)$ SECTOR = "10" else SECTOR = "11" Table 14.12 2-3 Phase Conversion (Space Vector Conversion) | | Register name | Function | Data format | |----------|---------------|-----------------|-------------------------------------------------------------| | | VETMPREG3 | | 32-bit fixed-point data ("-1.0" to "1.0", 31 bits after the | | Input | VETWIFREGS | α-axis voltage | decimal point) | | | VETMPREG4 | β-axis voltage | 32-bit fixed-point data ("-1.0" to "1.0", 31 bits after the | | | | | decimal point) | | Output | VESECTORx | Sector | 4-bit data | | Output - | VESECTORMx | Previous sector | 4-bit data | (b) 3 phase voltage calculation (when VESECTORx<SECTOR[3:0]>= "0") <Formula> if (VESECTORx<SECTOR[3:0]>= "0") $t1 = (\sqrt{3}) / (VEVDCx) \times ((\sqrt{3}) / 2 \times V\alpha - 1 / 2 \times V\beta)$ : Calculates V1 period $t2 = (\sqrt{3}) / (VEVDCx) \times (V\beta)$ : Calculates V2 period t3 = 1 - t1 - t2 : Calculates V0 + V7 period if (VEFMODEx<C2PEN> = "0") : 3-phase modulation else : 2-phase modulation Table 14.13 3 Phase Voltage Calculation (When VESECTORx<SECTOR[3:0]>= "0") | | Register name | Function | Data format | | |--------|---------------|------------------|-------------------------------------------------------------|--| | | VETMPREG3 | α-axis voltage | 32-bit fixed-point data ("-1.0" to "1.0", 31 bits after the | | | | VETIMI NEGO | u-axis voltage | decimal point) | | | | VETMPREG4 | β-axis voltage | 32-bit fixed-point data ("-1.0" to "1.0", 31 bits after the | | | | VETWIFNEG4 | p-axis voitage | decimal point) | | | Input | VEVDCx | Supply voltage | 16-bit fixed-point data ("0.0" to "1.0", 15 bits after the | | | Input | VEVDCX | Supply voltage | decimal point) | | | | VESECTORx | Sector | 4-bit data | | | | | | VEFMODEx <c2pen></c2pen> | | | | VEFMODEx | Modulation mode | 0: 3-phase modulation | | | | | | 1: 2-phase modulation | | | | VETMPREG0 | a phasa voltago | 32-bit fixed-point data ("0.0" to "1.0", 31 bits after the | | | | VETWIFNEGO | a-phase voltage | decimal point) | | | Output | VETMPREG1 | b-phase voltage | 32-bit fixed-point data ("0.0" to "1.0", 31 bits after the | | | | VETWIFNEGT | | decimal point) | | | | VETMPREG2 | c-phase voltage | 32-bit fixed-point data ("0.0" to "1.0", 31 bits after the | | | | VETWIFKEG2 | c-priase voltage | decimal point) | | #### 14.4.2.4. Output Control The output control unit converts the 3-phase voltage value to VECMPUx, VECMPVx, VECMPWx of the PWM setting format and sets VEOUTCRx according to the operation mode. When 1-shunt current detection and 2-phase modulation are selected and shift PWM is enabled, if the rotation speed is slower than the shift PWM switching reference value, output is switched to shift PWM output. **Table 14.14 Output Control** | | Register name Function | | Data format | | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | VETMPREG0 | a phase veltage | 32-bit fixed-point data ("0.0" to "1.0", 31 bits after the | | | | VETWIFKEGO | a-phase voltage | decimal point) | | | | VETMPREG1 | b-phase voltage | 32-bit fixed-point data ("0.0" to "1.0", 31 bits after the | | | | VETWIFILEGT | b-priase voltage | decimal point) | | | | VETMPREG2 | c-phase voltage | 32-bit fixed-point data ("0.0" to "1.0", 31 bits after the | | | | VETWIFINEG2 | c-priase voltage | decimal point) | | | | VEMDPRDx | PWM cycle setting | 16-bit data (PMD PWM cycle setting) | | | Input | VESECTORx | Sector | 4-bit data | | | input | VEOMEGAx | Potational angod | 16-bit fixed-point data ("-1.0" to "1.0", 15 bits after the | | | | VEOMEGAX | Rotational speed | decimal point) | | | | \( (====\)\( (\) \( (\) \( (\) \) \( (\) \( (\) \) \( (\) \( (\) \) \( (\) \) \( (\) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \( (\) \) \ | Shift PWM switching | 16-bit fixed-point data ("0.0" to "1.0", 15 bits after the | | | | VEFPWMCHGx | reference | decimal point) | | | | VEMODEx | Output control operation | Setting | | | | VEFMODEx | Shift PWM enable | | | | | | /modulation mode | Setting | | | | | /detection mode | | | | | VECMPUx | PMD U-phase PWM | <br> 16-bit data (0 - VEMDPRDx <vmdprd[15:0]>value)</vmdprd[15:0]> | | | | VEOIVII OX | setting | To bit data (6 VEINDI NDX VINDI ND[16.6] Value) | | | | VECMPVx | PMD V-phase PWM | 16-bit data (0 - VEMDPRDx <vmdprd[15:0]>value)</vmdprd[15:0]> | | | | | setting | To six data (o Tempi Hexit Viller Hexit) | | | Output | VECMPWx | PMD W-phase PWM | <br> 16-bit data (0 - VEMDPRDx <vmdprd[15:0]>value)</vmdprd[15:0]> | | | Gutput | | setting | | | | | VEOUTCRx | PMD output control | 9-bit setting | | | | | setting | , and the second | | | | VEEMGRSx | PMD EMG return | 1-bit setting | | | | VEMCTLFx | Shift Switching Flag | Status | | ### 14.4.2.5. Trigger Generation The trigger generator unit calculates the trigger timing according to the current detection method from VECMPUx, VECMPVx, VECMPVx and sets VETRGCMP0x and VETRGCMP1x to the calculated trigger timing. Table 14.15 Trigger Generation | | Register name | Function | Data format | |--------|-----------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------| | | VECMPUx | PMD U-phase PWM setting | 16-bit data (0 - VEMDPRDx <vmdprd[15:0]>value)</vmdprd[15:0]> | | | VECMPVx | PMD V-phase PWM setting | 16-bit data (0 - VEMDPRDx <vmdprd[15:0]>value)</vmdprd[15:0]> | | | VECMPWx | PMD W-phase PWM setting | 16-bit data (0 - VEMDPRDx <vmdprd[15:0]>value)</vmdprd[15:0]> | | | VEMDPRDx | PWM cycle setting | 16-bit data (PMD PWM cycle setting) | | | VETADC | AD conversion time | 16-bit data (0 - VEMDPRDx <vmdprd[15:0]>value)</vmdprd[15:0]> | | Input | VETRGCRCx | Trigger Compensation Value | 16-bit data (0 - VEMDPRDx <vmdprd[15:0]>value)</vmdprd[15:0]> | | | VESECTORx | Sector | 4-bit data | | | VEMODEx | Output control operation | Setting | | | VEFMODEx | Shift PWM enable /modulation mode /detection mode /trigger correction enable | Setting | | | VEMCTLFx | Shift Switching Flag | Status | | | VETRGCMP0x PMD trigger 0 timing setting | | 16-bit data (0 - VEMDPRDx <vmdprd[15:0]>value)</vmdprd[15:0]> | | Output | VETRGCMP1x | PMD trigger 1 timing setting | 16-bit data (0 - VEMDPRDx <vmdprd[15:0]>value)</vmdprd[15:0]> | | | VETRGSELx | PMD Trigger Select | 3-bit data | ### 14.4.2.6. Input Processing In the input processing task, the current conversion result is judged and stored as 3-phase component, and the conversion result of current and voltage is converted to fixed-point data. And, the result of zero current conversion is stored in initial input operation. Table 14.16 Input Processing | | Register name | Function | Data format | | |------------|---------------|-----------------------------------------|----------------------------------------------------------------------------|--| | | VEADREG0x | AD conversion result 0 | | | | | VEADREG1x | AD conversion result 1 | 1017111 ( 1111111 111111 | | | | VEADREG2x | AD conversion result 2 | 16-bit data (results held in the upper 12 bits) | | | | VEADREG3x | AD conversion result 3 | | | | | VEPHNUM0x | ADREG0x detection phase information | | | | | VEPHNUM1x | ADREG1x detection phase information | 2-bit data | | | Input | VEPHNUM2x | ADREG2x detection phase information | 2-bit data | | | | VEPHNUM3x | ADREG3x detection phase information | | | | | VESECTORMx | Sector information | 4-bit data | | | | VEMODEx | Zero current detection | Setting | | | | VEFMODEx | Current detection mode/shift PWM enable | Setting | | | | VEMCTLFx | Shift Switching Flag | Status | | | | VEVDCx | Supply voltage | 16-bit fixed-point data ("0.0" to "1.0", 15 bits after the decimal point) | | | Output | VETMPREG0 | a-phase current | | | | 2 | VETMPREG1 | b-phase current | 32-bit fixed-point data ("-1.0" to "1.0", 31 bits after the decimal point) | | | | VETMPREG2 | c-phase current | | | | | VEIAOx | a-phase zero current conversion result | | | | | VEIBOx | b-phase zero current conversion result | 16-bit data (results held in the upper 12 bits) | | | Internal | VEICOx | c-phase zero current conversion result | | | | IIIICIIIAI | VEIAADCx | a-phase current conversion result | 16-bit data (results held in the upper 12 bits) | | | | VEIBADCx | b-phase current conversion result | | | | | VEICADCx | c-phase current conversion result | | | #### 14.4.2.7. Input Current Conversion (Phase Conversion/Coordinate Axis Conversion) The input current conversion consists of 3-2 phase conversion and $\alpha\beta$ -dq coordinate axis conversion. The 3-2 phase conversion calculates $I\alpha$ and $I\beta$ from Ia, Ib and Ic. The αβ-dq coordinate conversion calculates Id and Iq from Iα, Iβ, and VESINMx, VECOSMx. (1) 3-2 phase conversion <Formula> VETMPREG3 = VETMPREG0 : Calculates I $\alpha$ VETMPREG4 = 1 / $\sqrt{3}$ × VETMPREG1 - 1 / $\sqrt{3}$ × VETMPREG2 : Calculates Iβ Table 14.17 3-2-phase Conversion | | Register name | Function | Data format | |--------|---------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------| | | VETMPREG0 | a-phase current | 32-bit fixed-point data ("-1.0" to "1.0", 31 bits after the decimal point) | | Input | VETMPREG1 | b-phase current 32-bit fixed-point data ("-1.0" to "1.0", 31 bits a decimal point) | | | | VETMPREG2 | c-phase current | 32-bit fixed-point data ("-1.0" to "1.0", 31 bits after the decimal point) | | Output | VETMPREG3 | α-axis current | 32-bit fixed-point data ("-1.0" to "1.0", 31 bits after the decimal point) | | | VETMPREG4 | β-axis current | 32-bit fixed-point data ("-1.0" to "1.0", 31 bits after the decimal point) | (2) $\alpha\beta$ -dq coordinate axis conversion <Formula> $VEIDx = VECOSMx \times VETMPREG3 + VESINMx \times VETMPREG4$ : Calculates Id $VEIQx = -VESINMx \times VETMPREG3 + VECOSMx \times VETMPREG4$ : Calculates Iq Table 14.18 αβ-dq Coordinate Axis Conversion | | Register name | Function | Data format | |----------|----------------------|-------------------|-------------------------------------------------------------| | | VETMPREG3 | α-axis current | 32-bit fixed-point data ("-1.0" to "1.0", 31 bits after the | | la a cot | VETMPREG4 | β-axis current | decimal point) | | Input | VESINMx | Sine value at θ | 16-bit fixed-point data ("-1.0" to "1.0", 15 bits after the | | | VECOSMx | Cosine value at θ | decimal point) | | Output | VEIDx d-axis current | | 32-bit fixed-point data ("-1.0" to "1.0", 31 bits after the | | Output | VEIQx | q-axis current | decimal point) | 462 / 609 2023-07-31 # 14.5. VE and AD Conversion Result Register In VE, the values of AD conversion result registers 0 to 2 (ADREG0 to 2) are calculated as current values, and the values of AD conversion result register 3 (ADREG3) are calculated as voltage values. Allocate the AD conversion result register according to each mode of VE as shown in Table 14.19. Table 14.19 Combinations of VE and ADC Table 14.19 Combinations of VE and ADC | VE | ADC | | | | | |-----------------------------|-------------|-------------|--------|-----------|--| | Current detection | | | | | | | VEFMODEx | ADREG0 | ADREG1 | ADREG2 | ADREG3 | | | <idmode[1:0]></idmode[1:0]> | | | | | | | Ov | Current | Current | (Noto) | VDC | | | 0x | detection 1 | detection 2 | (Note) | detection | | | 14 | Current | Current | | VDC | | | 1x | detection 1 | detection 2 | - | detection | | ×: don't care Note: No ADREG2 conversion is required, but phase information must be set. Refer to "12. 12-Bit Analog-to-Digital Converter (ADC)". # 15. Encoder Input Circuit (ENC) #### 15.1. Outline The encoder input circuit supports four operation modes including encoder mode, sensor mode (two types) and timer mode. And the functions are as follows: - Supports incremental encoders and Hall sensor ICs. (signals of Hall sensor IC can be input directly) - 24-bit general-purpose timer mode - Built-in multiply-by-4 (multiply-by-6) circuit - Built-in rotational direction detection circuit - Built-in 24-bit counter - Compare enable/disable - Interrupt request output: 1 - Built-in digital noise filters for input signals The encoder input circuit can obtain the absolute position of the motor, based on input signals from the incremental encoder. # 15.2. Block Diagram Figure 15.1 Block diagram of encoder input circuit # 15.3. Registers ### 15.3.1. List of Registers The following is control registers and addresses. | Register name | Address (Base+) | | |---------------------------------|-----------------|--------| | Encoder Input Control Register | ENxTNCR | 0x0000 | | Encoder Counter Reload Register | ENxRELOAD | 0x0004 | | Encoder Compare Register | ENxINT | 0x0008 | | Encoder Counter Register | ENxCNT | 0x000C | # 15.3.2. ENxTNCR (Encoder Input Control Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|------------|--------|----|------|--------|-------|-------|-------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | er reset 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | МС | DDE | P3EN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | CMP | REVERR | UD | ZDET | SFTCAP | ENCLR | ZESEL | CMPEN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | ZEN | ENRUN | NR | | INTEN | | ENDEV | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:19 | - | R | Read as "0". | | 18:17 | MODE[1:0] | R/W | Encoder input mode setting 00: Encoder mode 01: Sensor mode (event count) 10: Sensor mode (timer count) 11: Timer mode | | 16 | P3EN | R/W | 2-phase/3-phase input selection (sensor mode) (Note 1) 0: 2-phase input 1: 3-phase input Sets the number of input signals. | | 15 | СМР | R | Compare flag 0: - 1: Compare (Clear by read) When comparing is executed, <cmp> is set to "1". Flag is cleared by reading the values. When <enrun> = "0", always "0" is set. Writing to this bit is no effect.</enrun></cmp> | | Bit | Bit Symbol | Туре | Function | |-----|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | REVERR | R | Reverse error flag (Sensor mode (at timer count)) (Note 2) 0: - 1: Error (Clear by read) In sensor mode (at timer count), when a reverse error occurs, <reverr> is set to "1". Flag is cleared by reading the values. When <enrun> = "0", always "0" is set. Writing to this bit is no effect. In the encoder mode, sensor mode (event count) and timer mode, this bit has no meaning.</enrun></reverr> | | 13 | UD | R | Rotation direction 0: CCW direction 1: CW direction <ud> is set to "1" when the CW direction is indicated. <ud> is cleared to "0" when the CCW direction is indicated. When <enrun> = "0", <ud> is always set to "0".</ud></enrun></ud></ud> | | 12 | ZDET | R | Z- phase detected 0: Not detected 1: Z-phase detected <zdet> is set to "1" on the first edge of Z input signal (ENCZx) after <enrun> is written from "0" to "1". This occurs on a rising edge of the signal Z-phase (CW direction) or on a falling edge of Z-phase (CW direction). <zdet> is always set to "0" when <enrun> = "0". <zen> has no influence on the value of <zdet>. <zdet> is always set to "0" in the sensor mode (event count) and sensor mode (timer count)</zdet></zdet></zen></enrun></zdet></enrun></zdet> | | 11 | SFTCAP | W | Executes software capture (timer mode/sensor mode (at timer count)) 0: - 1: Software capture When <sftcap> is set to "1", the value of the encoder counter is captured into the ENxCNT register. Writing "0" to <sftcap> has no effect. Reading <sftcap> always returns "0". In Encoder and Sensor Event Count modes, <sftcap> has no effect; writing "1" to this bit is no meaning.</sftcap></sftcap></sftcap></sftcap> | | 10 | ENCLR | W | Encoder pulse counter clear 0: - 1: Clear Writing a "1" to <enclr> clears the encoder counter to "0". Once cleared, the encoder counter restarts counting from "0". Writing "0" to <enclr> has no effect. Reading <enclr> always returns "0".</enclr></enclr></enclr> | | 9 | ZESEL | R/W | Edge selection of ENCZx (timer mode) 0: Rising edge 1: Falling edge In timer mode, this bit selects inputs edge of ENCZx used as external trigger. In the other mode, this bit has no meaning. | | 8 | CMPEN | R/W | Compare enable 0: Disable 1: Enable When <cmpen> is set to "1", counter values of encoder counter and register value of ENxINT are compared. When <cmpen> is set to "0", this compare is disabled.</cmpen></cmpen> | | Bit | Bit Symbol | Туре | Function | | | |-----|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7 | ZEN | R/W | Z-phase enable (Encoder mode/timer mode) 0: Disable 1: Enable In the other mode, this bit has no meaning. <encoder mode="">: Sets clearing of encoder counter using ENCZx input When <zen> = "1", if a rising edge of ENCZx is detected during CW rotation, the encoder counter is cleared to "0". When a falling edge of ENCZx is detected during CCW rotation, the encoder counter is cleared to "0". When the timing of ENCLK (clock derived by multiplying the decoded A-phase and B-phase signals by 4) and the edge of ENCZx coincide, the encoder counter is cleared to "0" without incrementing or decrementing (i.e., the clear takes precedence). <timer mode="">: Sets ENCZx input to use as an external trigger. When <zen> = "1", the value of the encoder counter is captured and cleared to "0" on the edge of ENCZx selected by <zesel></zesel></zen></timer></zen></encoder> | | | | 6 | ENRUN | R/W | ENCZx selected by <zesel>. Encoder operation enable 0: Disable 1: Enable When setting <enrun> to "1", clears <zdet> to "0" and enables the encoder operation. Clearing <enrun> to "0" disables the encoder operation. There are counters and flags that are cleared and not cleared when <enrun> bit is cleared to "0".</enrun></enrun></zdet></enrun></zesel> | | | | 5:4 | NR[1:0] | R/W | Noise filter 00: No filtering 01: Filters out pulses narrower than 31 / fsys as noise 10: Filters out pulses narrower than 63 / fsys as noise 11: Filters out pulses narrower than 127 / fsys as noise Sets the width of the pulse to be removed as noise with the digital noise filter. | | | | 3 | INTEN | R/W | Encoder interrupt enable 0: Disable 1: Enable Setting <inten> to "1" enables interrupt generation. Setting <inten> to "0" disables interrupt generation.</inten></inten> | | | | 2:0 | ENDEV[2:0] | R/W | Sets Encoder pulse division 000: divided by 1 100: divided by 16 001: divided by 2 101: divided by 32 010: divided by 4 110: divided by 64 011: divided by 8 111: divided by 128 Sets encoder pulse division. The encoder pulse is divided by <endev[2:0]>. The divided signal is used for the interval of the event interrupt.</endev[2:0]> | | | 467 / 609 Note1: In the encoder mode or timer mode, <P3EN> must be set to "0". Note2: When changing the mode, read the flag to clear to "0". The operation mode is determined by <MODE[1: 0]>, <P3EN>, and <ZEN>, and there are 8 modes in total. The operation mode settings are as follows: | <mode[1:0]></mode[1:0]> | <zen></zen> | <p3en></p3en> | Input pin | Mode | | |-------------------------|-------------|---------------|-----------|------------------------------------------|--| | 00 | 0 | 0 | A, B | Encoder mode | | | 00 | 1 | 0 | A, B, Z | Encoder mode (use of Z-phase) | | | 01 | 0 | 0 | U, V | Sensor mode (event count, 2-phase input) | | | 01 | | 1 | U, V, W | Sensor mode (event count, 3-phase input) | | | 10 | 0 | 0 | U, V | Sensor mode (timer count, 2-phase input) | | | 10 | | 1 | U, V, W | Sensor mode (timer count, 3-phase input) | | | 11 | 0 | 0 | - | Timer mode | | | 11 | 1 | | Z | Timer mode (use of Z-phase) | | The following is the status of <ENRUN> and each signal. | Counter/flag | <enrun> = "0"<br/>(After reset)</enrun> | <enrun> = "1"<br/>(Operating)</enrun> | <enrun> = "0"<br/>(Stopping)</enrun> | <enrun> = "0" Object flag/counter clear procedure</enrun> | |--------------------------------------|-----------------------------------------|---------------------------------------|--------------------------------------|-----------------------------------------------------------| | Encoder counter | 0x000000 | Count operation | Maintains a value | Software clear | | Encoder counter | 0x000000 | | when stopping | ( <enclr> = "1" WR)</enclr> | | Noise filter | 05000000 | Count-up operation | Count-up operation | Only reset | | counter | 0b0000000 | | (Always filtering) | | | Encoder pulse | 0x00 | Count-down | Stopped and cleared | Clear when <enrun> = "0"</enrun> | | division counter | UXUU | operation | | | | Commons flori | 0 | "1" is set when | | Clear when <enrun> = "0"</enrun> | | Compare flag | | comparing | Cleared | | | CIVIP | | Clear when read. | | | | Poverse error flag | | "1" is set when error | | Clear when <enrun> = "0"</enrun> | | Reverse error flag <reverr></reverr> | 0 | occurs. | Cleared | | | \REVERR> | | Clear when read. | | | | Z detection flag | 0 | "1" is set when Z is | Classed | Clear when <enrun> = "0"</enrun> | | <zdet></zdet> | 0 | detected. | Cleared | | | Detetion direction hit | | "0"/"1" is set | | Clear when <enrun> = "0"</enrun> | | Rotation direction bit <ud></ud> | 0 | depending | Cleared | | | <uu></uu> | | on the direction | | | # 15.3.3. ENxRELOAD (Encoder Counter Reload Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | REL | OAD | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | REL | OAD | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | - | R | Read as "0". | | 15:0 | RELOAD[15:0] | R/W | Sets the Encoder counter period (after multiplied by 4 or 6) "0x0000" to "0xFFFF" Z-phase is used : Sets the number of count pulses for one rotation Z-phase is not used : Sets the number of count pulses minus one for one rotation <reload[15:0]> defines the encoder counter period multiplied by 4 or 6. When the encoder counter is counting up, when the value of the counter becomes equal to the value of <reload 0]="" [15:="">, it will be cleared to "0" at the next ENCLK timing. When down counting is performed, the value of <reload 0]="" [15:=""> is loaded into the encoder counter at the timing of the next ENCLK when the value of the counter becomes "0".</reload></reload></reload[15:0]> | Note1: ENxRELOAD register is only used in Encoder mode. Note2: ENxRELOAD register should be accessed in word size. # 15.3.4. ENxINT (Encoder Compare Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | | | | II. | IT | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | IN | IT | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | II | IT | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | - | R | Read as "0". | | 23:0 | INT[23:0] | R/W | Counter compare value setting <encoder mode=""> Interrupt condition setting of the encoder pulse position: "0x0000" to "0xFFFF" While <cmpen> = "1", when an encoder counter value matches a value of <int[15:0]>, <cmp> is set to "1". When <inten> = "1", an interrupt request (INTENCx) occurs. However, when <zen> = "1", an interrupt request does not occur until <zdet> = "1". <sensor (event="" count)="" mode=""> Interrupt condition setting of the encoder pulse position: "0x0000" to "0xFFFF" While <cmpen> = "1", when an encoder counter value matches a value of <int[15:0]>, <cmp> is set to "1". When <inten> = "1", an interrupt request (INTENCx) occurs. This bit has no effect on a value of <zen>.</zen></inten></cmp></int[15:0]></cmpen></sensor></zdet></zen></inten></cmp></int[15:0]></cmpen></encoder> | | | | | <sensor (timer="" count)="" mode=""> Interrupt condition setting of abnormal pulse detection time: "0x000000" to "0xFFFFFF" When <cmpen> = "1", when an internal counter value matches a value of <int[23:0]>, abnormal pulse detection time error is determined and <cmp> is set to "1". When <inten> = "1", an interrupt request (INTENCx) occurs. This bit has no effect on a value of <zen>. <timer mode=""> Interrupt condition setting of timer compare: "0x000000" to "0xFFFFFF" When <cmpen> = "1", when an internal counter value matches a value of <int[23:0]>, <cmp> is set to "1". When <inten> = "1", an interrupt request (INTENCx) occurs. This bit has no effect on a value of <zen>.</zen></inten></cmp></int[23:0]></cmpen></timer></zen></inten></cmp></int[23:0]></cmpen></sensor> | Note1: <INT[23:16]> is used only in Sensor mode (timer count) and Timer mode. Note2: ENxINT register should be accessed in word size. # 15.3.5. ENxCNT (Encoder Counter Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | | | | CI | NT | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | | | | CI | NT | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | CI | NT | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | - | R | Read as "0". | | 23:0 | CNT[23:0] | R/W | Encoder mode> Counter value of encoder pulse: "0x0000" to "0xFFFF" The value of encoder count can be read. In Encoder mode, the encoder counter counts up or down on each encoder pulse (ENCLK). During CW rotation, encoder counter counts up; when it has reached to the value of <reload[15:0]>, it is cleared to "0" on the next ENCLK timing. During CCW rotation, encoder counter counts down; when it has reached to "0", it is loaded with the value of <reload[15:0]> on the next ENCLK timing. Sensor mode (event count)&gt; Counter value of encoder pulse: "0x0000" to "0xFFFF" The value of encoder count can be read. In Sensor Event Count mode, the encoder counter counts up or down on each encoder pulse (ENCLK). During CW rotation, encoder counter counts down; when the encoder counter has reached to "0" on the next ENCLK timing. During CCW rotation, encoder counter counts down; when the encoder counter has reached to "0", "0xFFFF" is loaded to the counter on the next ENCLK timing. Sensor mode (Timer count)&gt; Pulse detection time or captured value by software: "0x000000" to "0xFFFFFF" This bit can read the value captured by the encoder counter by the encoder pulse (ENCLK) or the value captured for the encoder counter by writing "1" in <sftcap>. The captured value is cleared to "0" by system reset. It can also be cleared by software capture after clearing the counter by setting <enclr> to "1" and then setting <sftcap> to "1". In Sensor mode (Timer Count), the encoder counter is configured as a free-running counter that counts up with fsys. The encoder counter is cleared to "0" when the encoder pulse (ENCLK) is detected. When it has reached to "0xFFFFFFF", it is cleared to "0" automatically. Timer mode&gt; Captured value of internal counter or captured value by software: "0x000000" to "0xFFFFFFFF" The value of encoder counter captured by software can be read by writing "1" to <sftcap>.When <zen> = "1", the value of the encoder counter is also captured into <cnt[23:0]> on the Z-pha</cnt[23:0]></zen></sftcap></sftcap></enclr></sftcap></reload[15:0]></reload[15:0]> | Note1: <CNT[23:16]> is used only in the sensor mode (Timer counting) or timer mode. In the encoder mode or sensor mode (event counting), always reads as "0". Note2: ENxCNT register should be accessed in word size. ## 15.4. Operational Description #### 15.4.1. Encoder Mode It supports AB encoder input and ABZ encoder input in High-speed position sensor (phase judgment). - Event detection (rotation pulse) → Interrupt generation - Event count → Match detection interrupt generation (measures the amount of transferring) - Detects rotation direction - Up/down-count (changeable in operation) - Settable counter cycle #### 15.4.2. Sensor Mode It supports UV Hall sensor input and UVW Hall sensor input in low-speed position sensor (zero cross judgment). There are two kinds of sensor modes such as event count mode and timer count mode (counts with fsys). #### 15.4.2.1. Event Count Mode - Event detection (rotation pulse) → Interrupt generation - Event count → Match interrupt occurs (measuring the amount of transfer) - Rotation direction detection #### 15.4.2.2. Timer Count Mode - Event detection (rotation pulse) → Interrupt generation - Timer count - Rotation direction detection - $\bullet \quad \text{Capture function} \rightarrow \text{Event capture (measures event intervals)} \rightarrow \text{Interrupt generation}$ Software capture Abnormal detection time error (timer compare) → Match detection interrupt generation 473 / 609 • Reverse detection error → Error flag caused by changing rotation direction #### 15.4.3. Timer Mode This mode can be used as a general-purpose 24-bit timer. - 24-bit up counter - Counter clear control (software clear, timer clear, external trigger and free-run count) - Compare function → Match detection interrupt generation - Capture function $\rightarrow$ External trigger capture $\rightarrow$ Interrupt generation Software capture #### 15.5. Function ## 15.5.1. Mode Operation Outline #### 15.5.1.1. Encoder Mode (1) When $\langle ZEN \rangle = "1" (\langle RELOAD[15:0] \rangle = "0x0380", \langle INT[15:0] \rangle = "0x0002")$ (2) When $\langle ZEN \rangle = "0" (\langle RELOAD[15:0] \rangle = "0x0380", \langle INT[15:0] \rangle = "0x0002")$ - The incremental encoder inputs of the MCU should be connected to the A, B and Z phase. The encoder counter counts pulses of ENCLK, which is multiplied by 4 clock derived from A and B signals. - During CW rotation (i.e., A phase is 90 degrees ahead of B phase), the encoder counter counts up; when it has reached to the value of <RELOAD[15:0]>, it cleared to "0" on the next ENCLK. - During CCW rotation (i.e., A phase is 90 degrees behind B phase), the encoder counter counts down; when it has reached to "0x0000", the value of <RELOAD [15: 0]> is set in the counter. on the next ENCLK. - Additionally, when <ZEN> = "1", the encoder counter is cleared to "0" on the rising edge of Z-phase during CW rotation and on the falling edge of Z-phase during CCW rotation. When the ENCLK edge matches Z-phase edge, the encoder counter is cleared to "0" without counting. - When <ENCLR> is set to "1", the encoder counter is cleared to "0". - <UD> is set to "1" during CW rotation and is set to "0" during CCW rotation. - TIMPLS, which is derived by dividing ENCLK, can be taken out. - When <CMPEN> is set to "1", an interrupt is generated when the value of the encoder counter has reached to the value of <INT[15:0]>. When <ZEN> = "1", however, an interrupt does not occur while <ZDET> = "0". - When <ENRUN> is set to "0", <ZDET> and <UD> are cleared to "0". #### 15.5.1.2. Sensor Mode (Event count) (1) When $\langle P3EN \rangle = "1" (\langle INT[15:0] \rangle = "0x0002")$ (2) When $\langle P3EN \rangle = "0" (\langle INT[15:0] \rangle = "0x0002")$ - The Hall sensor inputs of the MCU should be connected to the U, V and W -phase. The encoder counter counts the pulses of Hall sensor, which is either multiplied by 4 clock (when <P3EN> = "0") derived from U and V signals or multiplied by 6 clock (when <P3EN> = "1") derived from U, V and W signals. - During CW rotation (i.e., U-phase is 90 degrees ahead of V-phase, V-phase is 90 degrees ahead of W-phase.), the encoder counter counts up; when it has reached to "0xFFFF", it cleared to "0" on the next ENCLK. - During CCW rotation (i.e., U-phase is 90 degrees behind V-phase, V-phase is 90 degrees behind W-phase), the encoder counter counts down; when it has reached to "0x0000", it is set to "0xFFFF" on the next ENCLK. - When <ENCLR> is set to "1", the counter is cleared to "0". - <UD> is set to "1" during CW rotation and is set to "0" during CCW rotation. - TIMPLS, which is derived by dividing ENCLK, can be taken out. - When <CMPEN> is set to "1", an interrupt is generated when the value of the counter has reached to the value of <INT[15:0]>. - When <ENRUN> are set to "0", <UD> is cleared to "0". #### 15.5.1.3. Sensor Mode (Timer count) (1) When $\langle P3EN \rangle = "1" (\langle INT[23:0] \rangle = "0x0002")$ (2) When $\langle P3EN \rangle = "0" (\langle INT[23:0] \rangle = "0x0002")$ - The Hall sensor inputs of the MCU should be connected to the U, V and W -phase. The encoder counter counts the pulses of Hall sensor, which is either multiplied by 4 clock (when <P3EN> = "0") derived from U and V signals or multiplied by 6 clock (when <P3EN> = "1") derived from U, V and W signals. - The encoder counter always counts up; it is cleared to "0" on ENCLK. When the encoder counter has reached to "0xFFFFFF", it cleared to "0". - When <ENCLR> is set to "1", the encoder counter is cleared to "0". - The counter value at the time is captured by ENCLK. The captured counter value can be read out from ENxCNT. - Setting <SFTCAP> to "1", the counter value at the time is captured. This capture operation can be performed at any time. The captured counter value can be read out from ENxCNT. - <UD> is set to "1" during CW rotation and is set to "0" during CCW rotation. - When <CMPEN> is set to "1", an interrupt is generated when the value of the encoder counter has reached to the value of <INT[23:0]>. - When <ENRUN> is set to "0", <UD> is cleared to "0". - <REVERR> is set to "1" when the rotation direction has changed. This bit is cleared to "0" on reading. - The value of the ENxCNT register (the captured value) is retained, regardless of the value of <ENRUN>. The ENxCNT register is only cleared by a reset. #### 15.5.1.4. Timer Mode (1) When $\langle ZEN \rangle = "1" (\langle INT[23:0] \rangle = "0x0006")$ (2) When $\langle ZEN \rangle = "0" (\langle INT[23:0] \rangle = "0x0006")$ - When <ZEN> = "1", the Z input pin is used as an external trigger. When <ZEN> = "0", no external input is used. - The encoder counter always counts up. When <ZEN> = "1", the counter is cleared to "0" on the rising edge of Z-phase when <ZESEL> is set to "0" and on the falling edge when <ZESEL> is set to "1". When the encoder counter has reached to "0xFFFFFFF", it is cleared to "0". - When <ENCLR> is set to "1", the encoder counter is cleared to "0". - The counter value is captured by Z-phase detection at the time. The captured counter value can be read out from ENxCNT. - Setting <SFTCAP> to "1", the encoder counter value at the time is captured. This capture operation can be performed at any time. The captured counter value can be read out from ENxCNT. - <UD> is set to "1" during CW rotation and is set to "0" during CCW rotation. - When <CMPEN> is set to "1", an interrupt is generated when the value of the encoder counter has reached to the value of <INT[23:0]>. - When <ENRUN> is set to "0", <UD> is cleared to "0". - The value of the ENxCNT register (the captured value) is retained, regardless of the value of <ENRUN>. The ENxCNT register is only cleared by a reset. 481 / 609 #### 15.5.2. Counter and interrupt generate operation when <CMPEN> = "1" #### 15.5.2.1. Encoder Mode #### 15.5.2.2. Sensor Mode (Event count) #### 15.5.2.3. Sensor Mode (Timer count) #### 15.5.2.4. Timer Mode #### 15.5.3. Counter and Interrupt Generate Operation when <CMPEN> = "0" #### 15.5.3.1. Encoder Mode #### 15.5.3.2. Sensor Mode (Event count) #### 15.5.3.3. Sensor Mode (Timer count) #### 15.5.3.4. Timer Mode #### 15.5.4. Encoder Rotation Direction This circuit determines a phase either A-, B- or Z-phase. It is used as 2-phase input (A, B) and 3-phase input (A, B, Z) in common. When 3-phase input is used, set <P3EN> to "1". | | 2-phase input | 3-phase input | |---------------|--------------------------------|-----------------------------------------------------------------| | CW direction | A 0 1 1 0 0 1<br>B 0 0 1 1 0 0 | A 0 1 1 1 0 0 0 1 1 1 B 0 0 0 1 1 1 0 0 0 Z 1 1 0 0 0 1 1 1 0 | | CCW direction | A 0 0 1 1 0 0<br>B 0 1 1 0 0 1 | A 1 1 0 0 0 1 1 1 0 B 0 0 0 1 1 1 0 0 0 Z 0 1 1 1 0 0 0 1 1 | #### 15.5.5. Counter Circuit The counter circuit has a 24-bit up/down counter and controls counter. #### 15.5.5.1. Operation Description Depending on the operation modes, counting, clearing and reloading operation are controlled as described in Table 15.1. Table 15.1 Counter control | Mode<br><mode[1:0]></mode[1:0]> | <zen></zen> | <p3en></p3en> | Input<br>pin | Count | Operati<br>on | Counter clear condition | Counter reload condition | Operating range of counter | | |---------------------------------|-------------|---------------|--------------|---------------|---------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------------------|--| | | 0 | | A, B | | UP | [1] Sets <enclr> to "1".<br/>[2] Matches with RELOAD[15:0]&gt;</enclr> | - | | | | Encoder mode | 0 | | А, Б | | DOWN | [1] Sets <enclr> to "1".</enclr> | [1] Matches<br>with 0x0000" | "0x0000" to | | | 00 | 1 | 0 | A, B, Z | | UP | [1] Sets <enclr> to "1".<br/>[2] Matches with RELOAD[15:0]&gt;<br/>[3] Z-trigger</enclr> | - | <reload[15:0]></reload[15:0]> | | | | | | | Encoder pulse | Encoder | DOWN | [1] Sets <enclr> to "1".</enclr> | [1] Matches with 0x0000" | | | | _ | 0 | U, V | (ENCLK) | UP | [1] Sets <enclr> to "1". [2] Matches with "0xFFFF"</enclr> | - | | | | Sensor mode<br>(event count) | | O | J, V | | DOWN | [1] Sets <enclr> to "1".</enclr> | [1] Matches<br>with 0x0000" | "0x0000" to | | | 01 | | 1 | 11 \/ \// | | UP | [1] Sets <enclr> to "1". [2] Matches with "0xFFFF"</enclr> | - | "0xFFFF" | | | | | _ | U, V, W | | DOWN | [1] Sets <enclr> to "1".</enclr> | [1] Matches with 0x0000" | | | | Sensor mode | | 0 | U, V | | UP | [1] Sets <enclr> to "1".</enclr> | - | "0x00 0000" to | | | (Timer count)<br>10 | 0 | 1 | U, V, W | | UP | [2] Matches with "0xFF_FFFF" [3] Encoder pulse (ENCLK) | - | "0xFF_FFFF" | | | Timer mode<br>11 | 0 | Dank | - | fsys | UP | [1] Sets <enclr> to "1". [2] Matches with "0xFF_FFFF" [3] Matches with <int[23:0]></int[23:0]></enclr> | - | "OvOO 0000" to | | | | 1 | Don't<br>care | Z | | UP | [1] Sets <enclr> to "1". [2] Matches with "0xFF_FFFF" [3] Matches with <int[23:0]> [4] Z-trigger</int[23:0]></enclr> | - | "0x00_0000" to<br>"0xFF_FFFF" | | Note: The counter value is not cleared by writing "0" to <ENRUN>. When <ENRUN> = "1" is set again, the counter restarts from the counter value which has stopped. If clear the counter value, write "1" to <ENCLR> to execute software clear. 487 / 609 ## 15.5.6. Interrupt The interrupt consists of including Event (divide pulse and capture) interrupt, Abnormal detecting time interrupt, Timer compare interrupt and Capture interrupt. #### 15.5.6.1. Operational Description When <INTEN> is set to "1", interrupts occurs by counter value and encoder pulses. Interrupt factor consists of following six kinds of setting for operation modes and the setting of <CMPEN> and <ZEN>.Table 15.2 shows interrupt factors. **Table 15.2 Interrupt Factors** | | Interrupt factor | Description | Mode | Interrupt output | Status flag | |---|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------------------------------------------------------|---------------| | 1 | Event count interrupt | When <cmpen> = "1", the encoder counter uses a counter that counts the events (rotational pulses). Then, notifies that the counter has reached to set number of times (= <int[15:0]>).</int[15:0]></cmpen> | Encoder mode and | <inten> = "1"<br/>and<br/><cmpen> = "1"</cmpen></inten> | <cmp></cmp> | | 2 | Event interrupt<br>(divide pulse) | The occurrence of an event (encoder pulse) is divided by 1 to 128 according to the <endev> setting and notified.</endev> | Sensor mode<br>(event count) | <inten> = "1"</inten> | Not available | | 3 | Event interrupt<br>(capture interrupt) | Notifies that an event (encoder pulse) has occurred and that a capture has executed in an event (rotational pulse). | | <inten> = "1"</inten> | Not available | | 4 | Abnormal detection time error interrupt | When <cmpen> = "1", the ENC uses a counter that counts up with fsys and is cleared by an event (encoder pulse). Then, notifies that the event does not occur for more than certain period of time (= <int[23:0]>).</int[23:0]></cmpen> | Sensor mode<br>(Timer count) | <inten> = "1"<br/>and<br/><cmpen> = "1"</cmpen></inten> | <cmp></cmp> | | 5 | Timer compare interrupt | When <cmpen> = "1", notifies that the counter has reached to set time (= <int[23:0]>).</int[23:0]></cmpen> | Timer mode | <inten> = "1"<br/>and<br/><cmpen> = "1"</cmpen></inten> | <cmp></cmp> | | 6 | Capture interrupt | Notifies that the capture was done with an external trigger (ENCZx input). | | <inten> = "1"</inten> | Not available | In Sensor mode (Timer Count) and Timer mode, the captured operation of the encoder counter is possible. The captured counter value can be read out from the <CNT[23:0]>. In Sensor mode (Timer Count), when the event (encoder pulse) occurs, the value of the counter is captured. Software capture is also possible by writing "1" to <SFTCAP>. In Timer mode, software capture is possible by writing "1" to <SFTCAP>. When <ZEN> is set to "1", external trigger capture at the edge according to <ZESEL> is also possible by using the ENCZx input. # 16. Power-on Reset Circuit (POR) The Power-on reset circuit (POR) generates the Power-on reset signal when power-on. It also generates the Power-on reset signal when the power supply voltage is lower than it's detection voltage. The power supply voltage means DVDD5 and RVDD5. Note1: The POR may not operate properly due to fluctuations of supply voltage. It requires consideration based on the electrical characteristic when designing the equipment. Note2: The Power-on reset signal is undefined when the power supply voltage is lower than the operating limit voltage (the voltage which the reference voltage generation circuit cannot operate.). ## 16.1. Block Diagram The POR consists of the reference voltage generation circuit, comparators, and the Power-on counter. This circuit compares a voltage divided by the ladder resistor with a reference voltage generated in the reference voltage generation circuit by the comparator. Figure 16.1 Block Diagram of POR 490 / 609 2023-07-31 #### 16.2. Function At power on, the Power-on detection signal generates while the power supply voltage is the POR release voltage or lower. When the power supply voltage is higher than the POR release voltage and the Power-on detect signal is released, the Power-on counter operates. The power-on reset signal is released after $2^{15} / f_{OSC2}$ s elapses. At power off, the Power-on reset signal is generated when the power supply voltage is the detect voltage of the POR or lower. While the Power-on reset signal is generated, the Power-on counter, CPU, and peripheral functions are reset. When only Power-on reset is used without RESET by RESET pin, the power supply voltage must be increased to the operating voltage range within 3ms after the power supply voltage exceeds the POR release voltage. If not, TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG will not operate correctly. 491 / 609 Figure 16.2 Operation Timing of Power-on Reset (1/2) Figure 16.3 Operation Timing of Power-on Reset (2/2) | Parameter | Symbol | Min | Тур. | Max | Unit | |---------------------------------------|--------------------|-----|------------------------------------|-----|------| | Power-on reset release time | t <sub>PWUP</sub> | - | 2 <sup>15</sup> /f <sub>OSC2</sub> | - | s | | Rising time of power supply voltage | t <sub>DVDD</sub> | - | - | 3 | ms | | Power-on reset release voltage | V <sub>PORH</sub> | 2.8 | 3 | 3.2 | V | | Power-on reset detect voltage | VPORL | 2.6 | 2.8 | 3 | V | | Power-on reset release response time | t <sub>PORRL</sub> | - | 30 | - | μs | | Power-on reset detect response time | t <sub>PORDT</sub> | - | 30 | - | μs | | Minimum pulse width of Power-on reset | tporpw | 45 | - | - | μs | Note: The Power-on reset release voltage $(V_{PORH})$ is always higher than the Power-on reset detect voltage $(V_{PORL})$ , since they relatively change. # 17. Voltage Detection Circuit (VLTD) #### 17.1. Outline The voltage detection circuit detects a decrease in the power supply voltage and generates a reset signal. Power supply voltage means DVDD5, RVDD5. Note: Depending on the fluctuation of the power supply voltage, the voltage detection circuit may not operate properly. When designing the device, careful consideration must be given to the electrical characteristics. # 17.2. Block Diagram The voltage detection circuit consists of a reference voltage generation circuit, a detection voltage level selection circuit, a comparator, and control registers. The power supply voltage is divided by the ladder resistor and input to the detection voltage selection circuit. A voltage corresponding to the detection voltage (VDCR<VDLVL[1:0]>) is selected by the detection voltage selection circuit and compared with the reference voltage by the comparator. VLTD generates a voltage detection reset when the power supply voltage is less than the detection voltage (VDCR<VDLVL[1:0]>). # Figure 17.1 Voltage Detection Circuit # 17.3. Registers # 17.3.1. List of Registers | Register name | Address (Base+) | | |------------------------------------|-----------------|--------| | Voltage detection control register | VDCR | 0x0000 | # 17.3.2. VDCR (Voltage Detection Control Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|-----|------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | - | - | VD | LVL | VDEN | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | Bit Symbol | Туре | Function | |------|------------|------|-----------------------------------------------------------------------------------------------------------| | 31:3 | - | R | Read as "0". | | 2:1 | VDLVL[1:0] | R/W | Detection voltage level selection 00: Prohibited 01: $4.1 \pm 0.2V$ 10: $4.4 \pm 0.2V$ 11: $4.6 \pm 0.2V$ | | 0 | VDEN | R/W | Voltage detection enabled/disabled 0: Disabled 1: Enabled | Note: VDCR is initialized by the POR/external reset input. ## 17.4. Operations #### 17.4.1. Control The voltage detection circuit is controlled by the voltage detection control register. #### 17.4.2. Function The voltage detection circuit is set by setting VDCR<VDLVL[1:0]> and VDCR<VDEN>. When the voltage detection is enabled, if the power supply voltage is less than the detection voltage (VDCR<VDLVL[1:0]>), voltage detection reset is generated. #### 17.4.2.1. Enable/Disable Voltage Detection Operation VDCR<VDEN> is cleared to "0" (i.e., VLTD is disabled) after power-on reset and external reset release. When this bit is set to "1", voltage detection operation is enabled. Note: When the value of VDCR<VDEN> is changed from "0" (disabled) to "1" (enabled) with the power supply voltage < detection voltage VDCR<VDLVL[1:0]>, a voltage detection reset occurs immediately. ## 17.4.2.2. Detection Voltage Level Selection Select the detect voltage by VDCR<VDLVL[1:0]>. Figure 17.2 Voltage Detection Timing **Table 17.1 Voltage Detection Circuit Characteristics** | Parameter | Symbol | Min | Тур. | Max | Unit | |-------------------------------|--------------------|-----|------|-----|------| | Time when the VLTD is enabled | t <sub>VDEN</sub> | - | 40 | - | | | VLTD detection response time | t <sub>VDDT1</sub> | - | 40 | - | | | VLTD detection release time | t <sub>VDDT2</sub> | | 40 | - | μs | | VLTD minimum pulse width | t <sub>VDPW</sub> | 45 | - | - | | # 18. Oscillation Frequency Detector Circuit (OFD) The oscillation frequency detector circuit (OFD) generates a reset if the external high-speed frequency for CPU clock is out of the detection frequency range. The upper and lower limits of the frequency to be detected are set by the OFDMXPLLOFF and OFDMNPLLOFF. Refer to Figure 18.3 for the initial detection frequency of TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG. When the OFD is enabled, writing to OFDMNPLLOFF/OFDMNPLLON/ OFDMXPLLOFF/OFDMXPLLON is disabled. Therefore, writing the detection frequency to these registers should be done when the OFD is disabled. And to write to OFDMNPLLOFF/OFDMNPLLON/OFDMXPLLOFF/OFDMXPLLON, the write enable code "0xF9" should be written to OFDCR1 beforehand. The OFD is disabled by the external reset input to the $\overline{RESET}$ pin, POR reset and VLTD reset. To enable the OFD, set OFDCR2 to "0xE4" after setting OFDCR1 to "0xF9". When the TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG detects the out of frequency range by OFDMNPLLOFF, OFDMNPLLON, OFDMXPLLOFF, and OFDMXPLLON, a frequency detection reset occurs. Then, all I/O port become high impedance and internal circuits such as the CPU are initialized. As the CG registers are initialized, so the PLL operation of the system clock is disabled and the system clock switches to the internal high-speed oscillator ( $f_{OSC2}$ ). All registers of the OFD (OFDCR1, OFDCR2, OFDMNPLLOFF, OFDMNPLLON, OFDMXPLLOFF, OFDMXPLLON) are not initialized by frequency detection reset. Since the system clock is switched to the internal f<sub>OSC2</sub>, the detection target clock and the reference clock are the same, and as a result, the frequency detection reset is canceled because the frequency is within the frequency range. And so when the oscillation frequency detection reset is generated, the system clock is switched to the internal high-speed clock ( $f_{OSC2}$ ) and the reset sequence is executed just at the OFD is enabled. - Note1: It is not guaranteed that OFD can detect all defects at any time, and it is not a circuit to measure error frequency. - Note2: The OFD is enabled only in NORMAL and IDLE modes. In STOP mode, the OFD is disabled automatically. - Note3: When the PLL is controlled by the CGPLLSEL, the OFD must be disabled beforehand. If OFD reset is generated with PLL-ON, the detection frequency setting registers (OFDMNPLLON/ OFDMXPLLON) are automatically switched over to OFDMNPLLOFF/OFDMXPLLOFF. 498 / 609 # 18.1. Configuration Figure 18.1 Oscillation Frequency Detector Block Diagram # 18.2. Registers ## 18.2.1. Registers List The control registers and its addresses are as follows. | Register name | Address (Base+) | | |-------------------------------------------------------|-----------------|--------| | Oscillation frequency detection control register 1 | OFDCR1 | 0x0000 | | Oscillation frequency detection control register 2 | OFDCR2 | 0x0004 | | Lower detection frequency setting register (PLL OFF) | OFDMNPLLOFF | 0x0008 | | Lower detection frequency setting register (PLL ON) | OFDMNPLLON | 0x000C | | Higher detection frequency setting register (PLL OFF) | OFDMXPLLOFF | 0x0010 | | Higher detection frequency setting register (PLL ON) | OFDMXPLLON | 0x0014 | # 18.2.2. OFDCR1 (Oscillation frequency detection control register 1) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | |-------------|----|--------|----|----|----|----|----|----|--|--| | Bit symbol | - | - | - | - | - | - | - | - | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | Bit symbol | - | - | - | - | - | - | - | - | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | Bit symbol | - | - | - | - | - | - | - | - | | | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Bit symbol | | OFDWEN | | | | | | | | | | After reset | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | | | Bit | Bit Symbol | Туре | Function | |------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | - | R | Read as "0". | | 7:0 | OFDWEN[7:0] | R/W | Register write control 0x06: Disable 0xF9: Enable Writing "0xF9" enables to write registers except OFDCR1. When writing a value except "0x06" or "0xF9", "0x06" is written. Even if writing to registers is disabled, reading from each register is enabled | Note: OFDCR1 is initialized by the external reset ("Low" level input to the $\overline{RESET}$ pin), POR reset or VLTD reset. # 18.2.3. OFDCR2(Oscillation frequency detection control register 2) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|-------|----|----|-----|-----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OFDEN | | | | | | | | | Bit symbol | | | | OFI | DEN | | | | | Bit | Bit Symbol | Туре | Function | |------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | - | R | Read as "0". | | 7:0 | OFDEN[7:0] | R/W | Frequency detection operation control 0x00: Disable 0xE4: Enable When writing a value except "0x00" or "0xE4", the written value is invalid and will not be changed. | Note: OFDCR2 is initialized by the external reset ("Low" level input to the $\overline{RESET}$ pin), POR reset or VLTD reset. 501 / 609 ## 18.2.4. OFDMNPLLOFF (Lower detection frequency setting register (PLL OFF)) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-------|--------|----|----|-----------------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | OFDMNPLL<br>OFF | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | OFDMN | PLLOFF | | | | | After reset | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | | Bit | Bit Symbol | Туре | Function | |------|----------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:9 | - | R | Read as "0". | | 8:0 | OFDMNPLL<br>OFF[8:0] | R/W | Sets lower limit detection frequency. The value after reset is the setting value when the reference clock: 9.5MHz ± 10% and the detection target clock: 10MHz ± 10%. | Note1: This register cannot be written when frequency detection operation is permitted. Note2: OFDMNPLLOFF is initialized by the external reset ("Low" level input to the $\overline{RESET}$ pin), POR reset or VLTD reset. # 18.2.5. OFDMNPLLON (Higher detection frequency setting register (PLL ON)) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-------|--------|----|----|----------------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | OFDMNPLL<br>ON | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | OFDMN | IPLLON | | | | | After reset | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | Bit | Bit Symbol | Туре | Function | |------|---------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:9 | - | R | Read as "0". | | 8:0 | OFDMNPLL<br>ON[8:0] | R/W | Sets lower limit detection frequency. The value after reset is the setting value when the reference clock: 9.5MHz ± 10% and the detection target clock: 80MHz ± 10%. | Note1: This register cannot be written when frequency detection operation is permitted. Note2: OFDMNPLLON is initialized by the external reset ("Low" level input to the $\overline{RESET}$ pin), POR reset or VLTD reset. ## 18.2.6. OFDMXPLLOFF (Higher detection frequency setting register (PLL OFF)) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-------|--------|----|----|-----------------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | OFDMXPLL<br>OFF | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | OFDMX | PLLOFF | | | | | After reset | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | | Bit | Bit Symbol | Туре | Function | |------|----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:9 | - | R | Read as "0". | | 8:0 | OFDMXPLL<br>OFF[8:0] | R/W | Sets higher limit detection frequency. The value after reset is the setting value when the reference clock: $9.5MHz \pm 10\%$ and the detection target clock: $10MHz \pm 10\%$ . | Note1: This register cannot be written when frequency detection operation is permitted. Note2: OFDMXPLLOFF is initialized by the external reset ("Low" level input to the $\overline{RESET}$ pin), POR reset or VLTD reset. 504 / 609 # 18.2.7. OFDMXPLLON (Higher detection frequency setting register (PLL ON)) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|-------|-------|----|----|----------------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | OFDMXPLL<br>ON | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | | | | OFDMX | PLLON | | | | | After reset | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | Bit | Bit Symbol | Туре | Function | |------|---------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:9 | - | R | Read as "0". | | 8:0 | OFDMXPLL<br>ON[8:0] | R/W | Sets-higher limit detection frequency. The value after reset is the setting value when the reference clock: 9.5MHz ± 10% and the detection target clock: 80MHz ± 10%. | Note1: This register cannot be written when frequency detection operation is permitted. Note2: OFDMXPLLON is initialized by the external reset ("Low" level input to the $\overline{RESET}$ pin), POR reset or VLTD reset. ## 18.3. Operational Description ## 18.3.1. Setting Registers of OFD are initialized by the $\overline{RESET}$ pin, POR reset or VLTD reset. All register except OFDCR1 cannot be written. They are able to be written by writing "0xF9" to OFDCR1. The range of detection frequency is set by OFDMNPLLON/OFDMXPLLON or OFDMNPLLOFF/ OFDMXPLLOFF for each target clock. When OFDCR1 is "0xF9", writing "0xE4" to OFDCR2 enables the oscillation frequency detection. To protect the mistaken writing, "0x06" should be written to OFDCR1 after setting all registers. And the register should be modified when OFD is stopped. OFDMNPLLOFF/OFDMXPLLOFF and OFDMNPLLON/OFDMXPLLON are automatically switched over by the setting of CGPLLSEL<PLLSEL>. When OFDCR2 is "0xE4" and STOP mode is entered, the OFD is automatically disabled. When warming-up period after releasing STOP mode elapses, the OFD is enabled. The OFD is available only in NORMAL and IDLE modes. Refer to Table 18.1 for details. Table 18.1 Status of OFD in each Operation Mode | Operation mode or state | Oscillation Frequency Detector operation (OFDCR2 = "0xE4") | Pin status by frequency detection rese<br>(Except power supply, RESET, X1, X2<br>pins) | | | |--------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------|--|--| | NORMAL | Available | Hi-Z | | | | IDLE | Available | Hi-Z | | | | STOP | The OFD i | a disabled sutematically | | | | (Including warming-up period) | The OFD I | is disabled automatically. | | | | Reset by OFD | Available | Hi-Z | | | | Watchdog timer reset | Available | Hi-Z | | | | SYSRESETREQ reset | Available | HI-Z | | | | RESET by external reset | | | | | | ("Low" level input to the RESET pin) | Unavailable | | | | | POR reset | Gnavallable | - | | | | VLTD reset | | | | | ## 18.3.2. Operation From the operation starting to detection starting, two cycle of detecting clock is needed. And the detecting cycle is 128/reference clock frequency. The OFD generates reset if the target clock frequency goes out of the frequency range set by OFDMNPLLON/OFDMXPLLON and OFDMNPLLOFF/OFDMXPLLOFF. From detection of abnormal to reset generation, one cycle of detecting clock is needed. The reset generated by OFD does not make itself and OFD continues detection operation. Therefore, $f_{OSC}$ is initialized to $f_{OSC2}$ and the target clock(fc) changes to $f_{OSC2}$ . The detection target clock fc continues the detection operation of $f_{OSC2}$ at PLL OFF. Note1: There are several factors of reset. Clock generator register CGRSTFLG can confirm the factors. For details of CGRSTFLG, refer to "6. Exceptions". Note2: When setting value (OFDMNPLLOFF, OFDMXPLLOFF) for the detection target clock is other than 10MHz, for example 8MHz, and the frequency detection reset occurs, the target clock is determined to be abnormal and may reset continuously. Figure 18.2 Example of Oscillation Frequency Detection Operation ## 18.3.3. Detection Frequency The detection frequencies have a detection frequency range and an undetectable frequency range depending on the oscillation accuracy of the reference clock. Therefore, it is undefined whether to be detected between detection frequency range and undetectable range. The upper and lower limit of detecting frequency are calculated by the maximum error of a target clock and that of a reference clock. By the rounding method of the calculated result when OFDMNPLLON/OFDMNPLLOFF and OFDMXPLLON/OFDMXPLLOFF are decided, the upper and lower limit of detecting and un-detecting range are shown as follows. Select the rounding method according to the variation of the clock for detection. In case of rounding up OFDMXPLLON/OFDMXPLLOFF and rounding down OFDMNPLLON/OFDMNPLLOFF The upper limit of un-detecting range moves higher and the lower limit of un-detecting range moves lower. In case of rounding down OFDMXPLLON/OFDMXPLLOFF and rounding up OFDMNPLLON/OFDMNPLLOFF The upper limit of un-detecting range moves lower and the lower limit of un-detecting range moves higher. How to calculate the setup value of OFDMXPLLOFF/OFDMNPLLOFF is shown below when the target clock error is $\pm 10\%$ (un-detecting range) and the reference clock error is $\pm 10\%$ . In this example, OFDMXPLLOFF is rounded up and OFDMNPLLOFF is rounded down.(From "a" to "h" corresponds to "Figure 18.3 Example of Detection Frequency Range (in case of 10MHz)") | Torget alack | 10MHz ± 10% | Max: 11.0MHz | с | |-----------------|----------------|---------------|---| | Target clock | 101VIFIZ ± 10% | Min: 9.0MHz | b | | Reference clock | 9.5MHz ± 10% | Max: 10.45MHz | f | | Reference clock | 9.5WHZ ± 10% | Min: 8.55MHz | е | OFDMXPLLOFF = $c \div e \times 32 = 41.16... = 42$ (Rounding up to nearest decimal) = "0x2A" OFDMNPLLOFF = $b \div f \times 32 = 27.55... = 27$ (Rounding down to nearest decimal) = "0x1B" At this time, the detecting range is calculated shown below. $a = e \times OFDMNPLLOFF \div 32 = 7.21$ $d = f \times OFDMXPLLOFF \div 32 = 13.71$ And the un-detecting range is calculated shown below. $g = e \times OFDMXPLLOFF \div 32 = 11.22$ $h = f \times OFDMNPLLOFF \div 32 = 8.81$ Setting OFDMXPLLOFF to "0x2A" and OFDMNPLLOFF to "0x1B", when the frequency which is equal to or higher than 13.71MHz or equal to or lower than 7.21MHz is detected, the OFD generates a reset signal. When the frequency which is from 8.81MHz to 11.22MHz is detected, the OFD does not generate a reset signal. Figure 18.3 shows the detection range/un-detection range at this time. Figure 18.3 Example of Detection Frequency Range (in case of 10MHz) ## 18.3.4. Available Operation Mode The OFD is available only external high-speed oscillation in NORMAL and IDLE modes. Before shifting to another mode or using on chip high-speed oscillation, disable the OFD. ## 18.3.5. Example of Operational Procedure The example of operational procedure is shown below. After reset, confirms various reset factor by CGRSTFLG. When the reset factor is not by the OFD, enable external oscillation, set registers to use OFD and enable operation. Figure 18.4 Example of Operational Procedure 2023-07-31 510 / 609 # 19. Watchdog Timer (WDT) ## 19.1. Outline The watchdog timer (WDT) is intended to detect malfunction (runaway) and return it to a normal state when the CPU begins to malfunction (runaway) due to noise, etc. The WDT generates interrupt request (INTWDT) or resetting when a malfunction (runaway) is detected. # 19.2. Block Diagram The WDT consists of a binary counter and a watchdog timer output control circuit. The WDT is controlled by the watchdog timer mode register and the watchdog timer control register. Note: TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG does not have WDTOUT pin. Figure 19.1 Block Diagram of WDT # 19.3. Registers # 19.3.1. List of Registers The control registers and addresses are listed below. | Register name | Base+ (Address) | | |---------------------------------|-----------------|--------| | Watchdog timer mode register | WDMOD | 0x0000 | | Watchdog timer control register | WDCR | 0x0004 | # 19.3.2. WDMOD (Watchdog Timer Mode Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|------|------|----|----|----|-------|-------|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | WDTE | WDTP | | | - | I2WDT | RESCR | - | | After reset | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | Bit | Bit symbol | Туре | Function | | | |------|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 31:8 | - | R | Read as "0". | | | | 7 | WDTE | R/W | WDT operation control 0: Disabled 1: Enabled | | | | 6:4 | WDTP[2:0] | R/W | Select the detection time (refer to Table 19.1.) 000: 2 <sup>15</sup> / fsys 100: 2 <sup>23</sup> / fsys 001: 2 <sup>17</sup> / fsys 101: 2 <sup>25</sup> / fsys 010: 2 <sup>19</sup> / fsys 110: Prohibited 011: 2 <sup>21</sup> / fsys 111: Prohibited | | | | 3 | - | R | Read as "0". | | | | 2 | I2WDT | R/W | Operation at IDLE mode 0: Stop 1: Operation | | | | 1 | RESCR | R/W | Operation Selection after Runaway Detection 0: Generates a watchdog timer interrupt (INTWDT). (Note) 1: Generates a watchdog timer reset. | | | | 0 | - | R/W | Write as "0". | | | Note: The INTWDT is a non-maskable interrupt (NMI). Table 19.1 Watchdog Timer Detection Time (fc = 80MHz) | COCYCOD OF A DIO OL | WDMOD <wdtp[2:0]></wdtp[2:0]> | | | | | | | | |---------------------------------|-------------------------------|---------|----------|----------|----------|----------|--|--| | CGSYSCR <gear[2:0]></gear[2:0]> | 000 | 001 | 010 | 011 | 100 | 101 | | | | 000 (fc) | 0.41ms | 1.64ms | 6.55ms | 26.21ms | 104.86ms | 419.43ms | | | | 100 (fc / 2) | 0.82ms | 3.28ms | 13.11ms | 52.43ms | 209.72ms | 838.86ms | | | | 101 (fc / 4) | 1.64ms | 6.55ms | 26.21ms | 104.86ms | 419.43ms | 1.68s | | | | 110 (fc / 8) | 3.28ms | 13.11ms | 52.43ms | 209.72ms | 838.86ms | 3.36s | | | | 111 (fc / 16) | 6.55ms | 26.21ms | 104.86ms | 419.43ms | 1.68s | 6.71s | | | # 19.3.3. WDCR (Watchdog Timer Control Register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |--------------|------|----|----|----|----|----|----|----| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | WDCR | | | | | | | | | Dit Syllibol | | | | | | | | | | Bit | Bit symbol | Туре | Function | |------|------------|------|---------------------------------------------------------------------------| | 31:8 | - | R | Read as "0". | | 7:0 | WDCR[7:0] | W | Disable/Clear code 0xb1: Disable code 0x4e: Clear code Others: Prohibited | Note: Only the initial value after reset is a value that is not the disable code (0xb1) or the clear code (0x4e). ## 19.4. Operations ## 19.4.1. Basic Operation The WDT consists of a binary counter which counts with the system clock fsys as the source clock. The detection time of the WDT is selected from 2<sup>15</sup>/fsys, 2<sup>17</sup>/fsys, 2<sup>19</sup>/fsys, 2<sup>21</sup>/fsys, 2<sup>23</sup> / fsys and 2<sup>25</sup> / fsys by WDMOD<WDTP [2:0]>. Watchdog timer interrupt (INTWDT) or watchdog timer reset occurs after the detection time has elapsed. At this time, "Low" level is output from the watchdog timer out pin (WDTOUT pin). To detect that the CPU begins to malfunction (runaway) due to noise, etc., the program clears the binary counter before the detection time has elapsed. The binary counter is not cleared when the CPU malfunctions (runaway) and the program fails to operate normally. At this time, the INTWDT occurs, a watchdog timer reset occurs, or a "Low" level is output from $\overline{\text{WDTOUT}}$ pin to detect the CPU malfunction (runaway). When the INTWDT occurs, execute the anti-runaway program in the interrupt service routine of INTWDT to operate the CPU normally. When a watchdog timer reset occurs, the MCU is reset and CPU operation changes to normal. Also, malfunction (runaway) of the CPU can be detected by using WDTOUT pin as follows. Allows the external device to detect the "Low" level of $\overline{WDTOUT}$ pin in advance. $\overline{WDTOUT}$ pin connects to an external device to detect a CPU malfunction (runaway). $\overline{WDTOUT}$ pin is set to "High" level by writing the clear code (0x4e) to WDCR. Note: TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG does not have $\overline{\text{WDTOUT}}$ pin. ## 19.4.2. Operating Mode and State The WDT immediately starts operation after the reset is released. When not in use, write "0xb1" to WDCR after setting WDMOD<WDTE> to "0" to disable WDT operation. Note that the watchdog timer cannot be used in the operation mode which fc stops. Disable WDT operation before transitioning to the operation mode shown below. 515 / 609 STOP Mode WDT operation during IDLE mode follows the setting of WDMOD<I2WDT>. In addition, the binary counter stops automatically during the halt mode. # 19.5. Operation when Runaway is Detected ## 19.5.1. INTWDT Generation Figure 19.2 shows the operation when the binary counter overflows and an INTWDT occurs (WDMOD<RESCR> = "0"). Since INTWDT is NMI, the CPU detects NMI. CGNMIFLG<NMIFLG0> is set to "1" when an INTWDT occurs. WDTOUT pin outputs "Low" level at the same time as an INTWDT is generated. WDTOUT pin is set to "High" level by writing the clear code (0x4e) to WDCR. At this time, the binary counter is cleared and restarts count up. Note: TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG does not have WDTOUT pin. Figure 19.2 Timing of INTWDT Generation ## 19.5.2. Watchdog Timer Reset Generation Figure 19.3 shows the operation when the binary counter overflows and a watchdog timer reset occurs (WDMOD<RESCR > = "1"). Watchdog timer reset is outputted for 32 / fsys. Figure 19.3 Timing of Watchdog Timer Reset Generation ## 19.6. Control Register The WDT is controlled by two control registers. ## 19.6.1. Watchdog Timer Mode Register (WDMOD) ## 19.6.1.1. Selection of Detection Time: WDMOD<WDTP[2:0]> Selects the detection time. WDMOD<WDTP[2:0]> is initialized to "000" after reset release. ## 19.6.1.2. WDT Operation Control: WDMOD<WDTE> WDMOD<WDTE> is initialized to "1" after reset is released. The WDT is enabled. To prevent erroneous writing due to CPU malfunction (runaway), write the disable code (0xb1) to WDCR after setting WDMOD<WDTE > to "0" to disable WDT. To enable WDT from disabled, set WDMOD<WDTE > to "1". ## 19.6.1.3. Operation Selection when Malfunction (runaway) is Detected: DMOD<RESCR> Selects the WDT operation with the binary counter overflowed. WDMOD<RESCR> is initialized to "1" after reset is released. When the binary counter overflows, the WDT generates a watchdog timer reset. To generate INTWDT, set WDMOD<RESCR > to "0". 518 / 609 #### 19.6.2. Watchdog Timer Control Register (WDCR) Set the disable code (0xb1) to disable WDT. Set the clear code (0x4e) when clearing the binary counter. ## 19.6.3. Setting Example #### 19.6.3.1. Disables the WDT When the disable code (0xb1) is written to WDCR after setting WDMOD<WDTE> to "0", the watchdog timer is disabled and the binary counter is cleared. 7 6 5 4 3 2 1 0 WDMOD ← 0 Set WDMOD WDTE> to "0". WDCR ← 1 0 1 1 Set WDCR to the disable code (0xb1). Note: \*: Any value can be set., -: Cannot be changed. #### 19.6.3.2. Enables the WDT Set "1" to WDMOD<WDTE>. 7 6 5 4 3 2 1 0 WDMOD ← 1 \* \* \* 0 \* \* 0 Set WDMOD<WDTE> to "1". Note: \*: Any value can be set., -: Cannot be changed. ## 19.6.3.3. Clearing the Binary Counter When the clear code (0x4e) is set to WDCR, the binary counter is cleared and counting continues. Note: \*: Any value can be set., -: Cannot be changed. ## 19.6.3.4. Selecting the Detection Time Setting WDMOD<WDTP[2:0]> to "011" selects 2<sup>21</sup> / fsys as the detection time. Note: \*: Any value can be set., -: Cannot be changed. # 20. Flash Operations This section describes the hardware configuration and operation of Flash function. ## 20.1. Flash Memory #### **20.1.1.** Features #### (1) Memory capacity TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG contain a flash memory. The memory capacity and configuration. are shown in the table below. Each block can be written individually. When the internal flash memory is accessed from the CPU, the data bus width is 32 bits. #### (2) Write/erase time Writing is performed on a page-by-page basis. 1 page is 64 words. The write time per page is 1.25ms (typ.) regardless of the number of words. The erase time is 0.1s (typ.) per block. Write time and erase time per chip are as follows. Table 20.1 Write/erase time | Due deset | Memory | Block configuration | | | | Number of | Material disease | Face days | |--------------|----------|---------------------|------|------|------|-----------|------------------|------------| | Product | capacity | 128KB | 64KB | 32KB | 16KB | words | Write time | Erase time | | TMPM372FWUG | | | | | | | | | | TMPM373FWDUG | 128KB | 0 | 1 | 1 | 2 | 64 | 0.64s | 0.4s | | TMPM374FWUG | | | | | | | | | Note: The above values represent theoretical time and do not include data transfer time, etc. The time per chip depends on the user's rewrite method. #### (3) Programming methods The onboard programming mode that can be rewritten on the user's board has the following two modes. (a) User Boot mode Support for user's own rewriting method (b) Single Boot mode Support for rewriting method in serial transfer (original) #### (4) Rewrite method The internal flash memory of TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG are compliant with JEDEC standards except for some functions. This makes it easier to migrate to the MCU even when flash memory is used as external memory. In addition, it has an internal circuit that automatically writes and erases chips in the flash memory, eliminating the need for the user to create a complex flow related to the write and erase operations themselves in a program. Table 20.2 Rewrite Method | JEDEC compliant functions | Functions that have been modified, added, or deleted | |---------------------------|-------------------------------------------------------------------------------| | ·Automatic programming | <modified></modified> | | ·Automatic chip erase | Block-by-block write/erase protection (only software protection is supported) | | ·Automatic block erase | <deleted></deleted> | | ∙Data polling/toggle bit | Erase resume/suspend function | ## (5) Protect/security function TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG add the security function that prohibits the reading of flash data by the writer. On the other hand, write/erase protection, which sets rewrite inhibition, cannot support a method (hardware) in which a 12V voltage is applied only by the command (software) to set it. For details on protection and security functions, refer to "21. Protect/Security Function". Note: When the password is erased data ("0xFF"), the password can be easily verified, making security difficult. It is recommended that unique values be placed even when Single Boot mode is not used. # 20.1.2. Flash Block Diagram Figure 20.1 Flash Block Diagram # 20.2. Operation Mode There are three operation modes of TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG, including when the internal flash memory is not used. **Table 20.3 Operation Modes** | Operation mode | Contents of operation | |------------------|------------------------------------------------------------------------------------| | Single chip mode | After the reset is released, it starts up from the internal flash memory. | | | This operation mode is defined by dividing the mode for executing the user's | | Normal mode | application program and the mode for executing the flash memory rewriting on the | | Normal mode | user's set. The former is called "Normal mode" and the latter is called "User Boot | | | mode". | | | Switching between the two can be set by the user yourself. | | | For example, it can be freely designed as Normal mode when port A0 is "1", and | | User Boot mode | User Boot mode when port A0 is "0". | | | The user should prepare a routine to determine the switch to a part of the | | | application program. | | | After the reset is released, CPU starts from the internal Boot ROM (Mask ROM). | | Single Boot mode | Boot ROM is programmed with algorithms that can be rewritten on the user's set | | | through TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG's serial port. The | | | internal flash memory can be rewritten by connecting to an external host through | | | the serial port and transferring data according to the specified protocol. | There are two flash memory operating modes that can be programmed in Table 20.3, User Boot mode and Single Boot mode. The modes in which the internal flash memory can be rewritten on the user's set are "User Boot mode" and "Single Boot mode", which define the two as on-board programming mode. Each operation modes in Single chip and Single Boot are determined by the state of the $\overline{BOOT}$ (PF0) pin when releasing the pin reset. Table 20.4 Operation Mode Setting | 0 | Pin | | | |------------------|-----------|------------|--| | Operation mode | RESET | BOOT (PF0) | | | Single chip mode | "0" → "1" | "1" | | | Single Boot mode | "0" → "1" | "0" | | Figure 20.2 Mode Transition Diagram ## 20.2.1. Reset Operation To reset TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG, set the $\overline{RESET}$ input pin to "0" for at least duration of 12 system clocks (0.15 $\mu$ s at 80MHz operation (clock gear 1/1 mode after reset)) while the power supply voltage is within the operating voltage range and the oscillation of the internal oscillator is stable. Note1: After the power is turned on, wait for at least 3.2ms after the power supply voltage has stabilized before releasing the reset state. Note2: The reset period of 0.5µs or more is required to perform a hardware reset during the automatic program/erase operation of the internal flash memory regardless of the system clock. In this case, it takes about 2ms before reading becomes possible after the reset is released. ## 20.2.2. User Boot Mode (Single Chip Mode) User Boot mode is a method of using user's own flash memory programming routine. This is used when the data transfer bus used in the flash memory rewrite program provided in the user application is different from the serial I/O. Operation is performed in Single chip mode. For this reason, it is necessary to shift from the Normal mode in which the normal user application program is running in Single chip mode to the User Boot mode for rewriting the flash. Therefore, incorporate the program for determining the condition into the reset processing program in the user application. Use I/O of TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG to set the conditions for this mode switching independently according to the user's system set conditions. In addition, the user's own flash memory programming routine to be used after entering the User Boot mode must also be incorporated in the user application beforehand, and rewritten using these routines after entering the User Boot mode. The internal flash memory cannot read data from the flash memory during the erase/write operation mode. For this reason, the programming routine must be stored and executed outside the flash memory area. In addition, it is recommended that write/erase protection be applied to the necessary blocks after the rewrite processing is completed to prevent the content of the flash from being accidentally rewritten during Single chip mode (normal operation mode). In addition, disable all interrupts, including non-maskable interrupts, during User Boot mode. Following (1-A) and (1-B) describe the procedure in two cases, one for placing the programming routine in the internal flash memory and the other for transferring from an external device. For details on how to write/erase the flash memory, refer to "20.3. Flash Memory Write/Erase in Onboard Programming". # 20.2.2.1. (1-A) Example of Procedure to Build in Programming Routine into Flash Memory (1) Step-1 The user determines what conditions (e.g., pin state) are set in advance to shift the User Boot mode. Which I/O bus used for data transfer is determined, and designs circuits and programs that match them. Before building in TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG into the board, the user writes the following three programs to any block in the flash memory using a writer, etc. (a) Mode judgment routine: Program for shifting to the rewrite operation (b) Copy routine : Program for copying the following (c) to the internal RAM or external memory (c) Programming routine : program for transferring rewrite data from the outside and rewriting the flash memory #### (2) Step-2 The following describes the case where these routines are incorporated in the reset processing program. First, the reset processing program after reset release determines the shifting-to User Boot mode. At this time, when the transition conditions are satisfied, the program enters the User Boot mode for rewriting. (When shifting User Boot mode, do not use interrupts afterwards. #### (3) Step-3 When the User Boot mode is shifted, the (b) copy routine is used to copy the (c) programming routine to the internal RAM. #### (4) Step-4 Jump to the programming routine on the RAM, releases the write/erase protection of the old user program area, and erases (in blocks). #### (5) Step-5 In addition, the programming routine on the RAM is executed to load the data of the new user application program from the transfer source (host) and write the data to the erased area of the flash memory. When writing is complete, turn on write/erase protection in the user program area. ## (6) Step-6 RESET input pin is set to "0" to reset, and set the setting condition to Normal mode. After the reset is released, the operation starts with the new user application program. # 20.2.2.2. (1-B) Example of Procedure for Transferring Programming Routine from Externally (1) Step-1 The user determines what conditions (e.g., pin state) are set in advance to shift the User Boot mode. Which I/O bus used for data transfer is determined, and designs circuits and programs that match them. Before building in TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG into the board, the user writes the following two programs to any block in the flash memory using a writer, etc. (a) Mode judgment routine: Program for shifting to the rewrite operation (b) Transfer routine : Program for transferring rewrite programs from the outside In addition, prepare the following programs on the host. (c) Programming routine : Program for rewriting the flash memory #### (2) Step-2 The following describes the case where these routines are included in the reset processing program. First, the reset processing program after reset release determines the transition to User Boot mode. At this time, when the transition conditions are satisfied, the program shifts the User Boot mode for rewriting. (When shifting User Boot mode, do not use interrupts thereafter.) #### (3) Step-3 When the User Boot mode is shifted, the (b) transfer routine is used to load the (c) programming routine from the forwarding source (host) into the internal RAM. #### (4) Step-4 Jump to the programming routine on RAM, releases the write/erase protection of the old user program area, and erases (in blocks). #### (5) Step-5 In addition, the (c) programming routine on the RAM is executed to load the data of the new user application program from the transfer source (host) and write the data to the erased area. When writing is complete, turn on write/erase protection in the user program area. #### (6) Step-6 RESET input pin is set to "0" to reset, and set the setting condition to Normal mode. After the reset is released, the operation starts with the new user application program. ## 20.2.3. Single Boot Mode This method starts the internal Boot ROM (mask ROM) and rewrites the flash memory using the Boot ROM program. In this mode, the internal Boot ROM is mapped to the area containing the interrupt vector table and the Boot ROM program is executed. The flash memory is mapped to a different address space than the Boot ROM area. In Boot mode, commands and data are serially transferred and the flash memory is rewritten. The external host is connected to TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG's SIO/UART (channel 0), the external host copies the rewrite program to TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG's internal RAM, and the programming routine on the RAM is executed to rewrite the flash memory. The programming routine is executed by sending commands and rewrite data from the host. For details of communication with the host, follow the protocol described later. The program transfer to RAM verifies the user password before execution in order to ensure the user's ROM data and security. When the passwords do not match, the RAM transfer itself is not executed. Even in Single Boot mode, the RAM transfer is performed in the interrupt disabled state in the same way as in User Boot mode. In Single Boot mode, the Boot ROM program operates in NORMAL mode. In order to prevent the content of the flash memory from being accidentally rewritten during Single chip mode (normal operation mode), it is recommended that write/erase protection be applied to the necessary blocks when the rewrite processing is completed. ## 20.2.3.1. (2-A) Using Rewrite Algorithm of Internal Boot ROM (1) Step-1 In using rewrite algorithm of internal Boot ROM, it can be supported to the content of flash memory whether the previous version of the user program is written or erased. The transfer of the programming routine, rewrite data, etc. is performed through the SIO/UART (channel 0), so the SIO0 of TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG is connected to the external host on the board. Prepare the (a) programming routine on the host for rewriting. (a) Programming routine : Program for transferring rewritten data from the outside and rewriting the flash memory #### (2) Step-2 Reset is released by the pin condition setting of Boot mode, and it is started by the Boot ROM. Follow the Boot mode procedure to forward the (a) programming routine from the transfer source (host) through SIO0, but first verify the password with the password recorded in the user application program. (Even when the flash memory is erased, the erase data ("0xFF") is verified as a password.) ## (3) Step-3 When password verification is completed, the (a) programming routine is transferred from the transfer source (host). The Boot ROM loads the routine into internal RAM. However, store the data in the range from the RAM address "0x2000\_400" to the last RAM address. #### (4) Step-4 Jump to the (a) programming routine on the RAM and erase the old user application program area. (block unit or all blocks) #### (5) Step-5 In addition, the (a) programming routine on the RAM is executed to load the data of the new user application program from the transfer source (host) and write the data to the erased area of the flash memory. When writing is complete, turn on write/erase protection in the user program area. In the example below, the rewritten data is also transferred through the same host and SIO0 as when the programming routine is transferred. However, after the operation starts in RAM, the data bus and transfer source can be set uniquely. Assemble the circuit and programming routines according to the method. #### (6) Step-6 When writing is complete, power off the board once and disconnect the cable that was connected to the host. Then, turn the power off and on again, start the Single chip mode (Normal mode), and run the new user application program. ## 20.2.4. Mode Setting To perform onboard programming, start TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG in Single Boot mode. The following settings are used to start up in Single Boot mode. $$\overline{\text{BOOT}}$$ (PF0) = "0" $\overline{\text{RESET}}$ = "0" $\rightarrow$ "1" Set the $\overline{RESET}$ input pin to "0" and set the $\overline{BOOT}$ (PF0) pin to the above conditions in advance. After that, it will start in Single Boot mode when reset is released. ## 20.2.5. Memory Map Figure 20.3 shows a comparison of memory maps in Single chip mode and Single Boot mode. As shown in the figure, in Single Boot mode, the internal flash memory is mapped from "0x3F80\_0000". In addition, the Boot ROM (mask ROM) is mapped from "0x0000\_0000" to "0x0000\_0FFF". The internal flash memory and RAM are mapped as follows. Table 20.5 Mapping of Internal Flash Memory to RAM | Product | Flash sizes | RAM sizes | Flash address<br>(Single chip mode/Single Boot mode) | RAM address | |--------------|-------------|-----------|------------------------------------------------------|--------------------------------| | TMPM372FWUG | | | "0v0000 0000" to "0v0001 FFFF"/ | | | TMPM373FWDUG | 128KB | 6KB | "0x0000_0000" to "0x0001_FFFF"/ | "0x2000_0000" to "0x2000_17FF" | | TMPM374FWUG | | | "0x3F80_0000" to "0x3F81_FFFF" | | Figure 20.3 Memory Map ## 20.2.6. Interface Specifications The communication format in Single Boot mode is shown below. The serial operation mode supports both UART (asynchronous communication mode) and SIO (synchronous communication mode). To perform on-board programming, the communication format of the write controller must be set in the same way. When communicating by UART Communication channel : SIO/UART0 Serial Transfer Mode : UART (asynchronous communication mode), half-duplex communication, LSB first Data length : 8 bits Parity bit : None STOP bit : 1 bit Baud rate : Any baud rate When communicating by SIO Communication channel : SIO/UART0 Serial Transfer Mode : SIO (synchronous communication mode), full-duplex communication, LSB first Synchronization (SCLK0) : Input mode Handshake pin : Output mode (PE4) Baud rate : Any baud rate Table 20.6 Connection of Pins | Pin | | Serial Transfer Mode | | |-------------------|-------------|----------------------|-----------------| | | | UART | SIO | | Power supply pin | DVDD5 | ✓ | ✓ | | | DVSS | ✓ | ✓ | | | AVDD5B | ✓ | ✓ | | | AVSSB | ✓ | ✓ | | | VOUT3 | ✓ | ✓ | | | VOUT15 | ✓ | ✓ | | | RVDD5 | ✓ | ✓ | | Mode setting pin | BOOT (PF0) | ✓ | ✓ | | Reset pin | RESET | ✓ | ✓ | | Communication pin | TXD0 (PE0) | ✓ | ✓ | | | RXD0 (PE1) | ✓ | ✓ | | | SCLK0 (PE2) | | ✓ (Input mode) | | | PE4 | - | ✓ (Output mode) | ✓: Required, -: Not required #### 20.2.7. Data Transfer Format Table 20.7 and Table 20.9 to Table 20.10 show the operation commands and data transfer formats in each operation mode. Read this section in conjunction with the "20.2.10. Operation Description of Boot Program". **Table 20.7 Operation Command Data** | Operation command data | Operation command | |------------------------|-------------------------------------------------| | "0x10" | RAM transfer | | "0x40" | Flash memory chip erase and protected bit erase | ## 20.2.8. Constraints of Internal Memories In Single Boot mode, internal RAM and internal Flash ROM are constrained as shown in Table 20.8. **Table 20.8 Memory Constraints for Single Boot** | Memory | Constraints | |--------------|--------------------------------------------------------------------------------------------| | Internal DAM | The addresses of "0x2000_0000" to "0x2000_03FF" are the work areas of the Boot ROM. | | Internal RAM | Store the program of RAM transfer from "0x2000_400" to the last address of RAM. | | | The following addresses are storage areas for ID information and password for software, so | | | as much as possible avoid using as a program area. | | | "0x3F81_FFF0" to "0x3F81_FFFF" | ## 20.2.9. Transfer Format of the Boot Program The transfer format of the Boot program for each command are explained. Refer to also "20.2.10. Operation Description of Boot Program". ## 20.2.9.1. RAM Transfer Table 20.9 Transfer Format of Boot Program [RAM Transfer] | | Number of byte | Data transferred from the controller to this device | Baud<br>rate | Data transferred from this device to the controller | |-------------|--------------------------|--------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1st byte | Serial operating mode and baud rate setting For UART: "0x86" | | - | | | 2nd byte | For SIO: "0x30"<br>- | | ACK response to serial operation mode •For UART In case of normal (settable): "0x86" (Operation stops when it is judged that setting of baud rate is impossible.) •For SIO | | | 3rd byte | Operation command data ("0x10") | | In case of normal: "0x30" | | | 4th byte | - | | ACK response to operation command (Note2) In case of normal: "0x10" In case of abnormality: "0xX1" In case of communication error: "0xX8" | | Boot<br>ROM | 5th byte to<br>16th byte | Password data (12-bytes) "0x3F81_FFF4" to "0x3F81_FFFF" | Specified baud rate | - | | | 17th byte | CHECKSUM value of 5th to 16th byte | (Note1) | - | | | 18th byte | - | | ACK response to CHECKSUM value (Note 2) In case of normal: "0x10" In case of abnormality: "0xX1" In case of communication error: "0xX8" | | | 19th byte | RAM storage start address 31 to 24 | | - (Note3) | | | 20th byte | RAM storage start address 23 to 16 | | - (Note3) | | | 21st byte | RAM storage start address 15 to 8 | | - (Note3) | | | 22nd byte | RAM storage start address 7 to 0 | | - (Note3) | | | 23rd byte | Number of RAM storage byte 15 to 8 | | - (Note3) | | | 24th byte | Number of RAM storage byte 7 to 0 | | - (Note3) | | | 25th byte | CHECKSUM value of 19th to 24th byte | | - (Note3) | | | 26th byte | - | | ACK response to CHECKSUM value (Note2) In case of normal: "0x10" In case of abnormality: "0xX1" In case of communication error: "0xX8" | | | Number of byte | to this device | Baud<br>rate | Data transferred from this device to the controller | |-----|---------------------------|-----------------------------------|--------------|-----------------------------------------------------| | | 27th byte to<br>m th byte | RAM storage data | | - | | | (m + 1) th | CHECKSUM value between 27th and m | | | | | ` | th byte | | - | | | | | | ACK response to CHECKSUM value (Note2) | | | (m + 2) th | | | In case of normal: "0x10" | | | byte | - | | In case of abnormality: "0xX1" | | | | | | In case of communication error: "0xX8" | | DAM | (m + 3) th | | | lump to DAM storage storting address | | RAM | byte | - | | Jump to RAM storage starting address | Note1: In SIO mode, set the baud rate of the 1st byte and the 2nd byte by the specified baud rate divided by 16. Note2: After an error response, the MCU waits for an operation command (the 3rd byte). In SIO mode, "In case of communication error" does not occur. Note3: Program the data of the 19th to 25th bytes so that they fall within the area of the last RAM address from the address " $0x2000\_400$ " on the RAM. ## 20.2.9.2. Flash Memory Chip Erase and Protected Bits Erase Table 20.10 Transfer Format of Boot Program [Flash Memory Chip Erase and Protect Bit Erase] | | Number of byte | Data transferred from the controller to this device | Baud<br>rate | Data transferred from this device to the controller | |------|----------------|-----------------------------------------------------|--------------|---------------------------------------------------------| | | | Serial Operating Mode & Baud Rate Setting | | | | | 1st byte | For UART: "0x86" | | - | | | | For SIO: "0x30" | | | | | | | | ACK response to serial operation mode | | | | | | In case of normal (settable) | | | On all house | | | •For UART: "0x86" | | | 2nd byte | - | | •For SIO: "0x30" | | | | | | (Operation stops when it is judged that setting of baud | | | | | | rate is impossible.) | | | 3rd byte | Operation command data ("0x40") | | - | | Boot | 4th byte | | Specified | ACK response to operation command (note2) | | ROM | | | baud rate | In case of normal: "0x40" | | KOW | | - | (Note1) | In case of abnormality: "0xX1" | | | | | | In case of communication error: "0xX8" | | | 5th byte | Erase enable command data ("0x54") | | - | | | | | | ACK response to operation command (note2) | | | 6th byte | _ | | In case of normal: "0x54" | | | Ollibyte | - | | In case of abnormality: "0xX1" | | | | | | In case of communication error: "0xX8" | | | 7th byte | | | ACK response to the erase command | | | | - | | In case of normal: "0x4F" | | | | | | In case of abnormality: "0x4C" | | | 8th byte | (Wait for next operation command data) | | - | Note1: In SIO mode, set the baud rate of the 1st byte and the 2nd byte by the specified baud rate divided by 16. Note2: After an error response, the MCU waits for an operation command (the 3rd byte). In SIO mode, "In case of Communication error" does not occur. #### 20.2.10. Operation Description of Boot Program When launched in Single Boot mode, the Boot program starts and provides the following functions: #### (1) RAM transfer command RAM transfer stores data sent from the controller to the internal RAM. When the transfer ends normally, the user program starts executing. Except for the area used by the Boot program ("0x2000\_0000" to "0x2000\_03FF"), "0x2000\_0400" or later can be used as the user program area. The execution start address is the RAM storage start address. This RAM transfer function allows user-specific onboard programming control. To execute on-board programming in the user program, the flash memory command sequence described in "20.3. Flash Memory Write/Erase in Onboard Programming" must be used. The RAM transfer command checks the password verification results prior to execute. If the password does not match, it will not be executed. #### (2) Flash memory chip erase and protected bit erase This command erases the flash memory of all blocks. This function erases all blocks in a memory cell and erases the write/erase protection of all blocks, regardless of the write/erase protection or security status. This command does not compare passwords because it also recovers the operation of the Boot program when the password is forgotten. #### 20.2.10.1. RAM Transfer Command Refer to Table 20.9 for the data transfer format. (1) The data of the 1st byte is the data that determines the serial operation mode. For details on how to determine the serial operation mode, refer to "20.2.10.4. Serial Operation Mode Determination". When it is determined to be UART in the serial operation mode, the MCU determines whether the baud rate can be set. The data of the 1st byte is in a state where reception is prohibited (SC0MOD0<RXE> = "0"). #### When communicating via UART To send the data from the controller to the target board, set the data to "0x86" at the desired baud rate according to UART setting. If it is judged as UART by judging the serial operation mode, it is judged whether the baud rate can be set or not. If it is determined that the setting is impossible, the operation stops, and communication cannot be performed. #### When communicating via SIO To send the data from the controller to the target board, set the data to "0x30" at the desired baud rate divided by 16 in the synchronous setting. Similarly, set the 2nd byte to the desired baud rate divided by 16. Transfer at the desired baud rate from the 3rd byte (operation command data). In the case of SIO, the CPU sees the reception pin as an input port and monitors the level change of that input port. Therefore, when the baud rate is higher or the operating frequency is lower, the CPU may not be able to determine the level change. To prevent this, for SIO, the baud rate is specified by the desired baud rate divided by 16. When it is judged as SIO, it will be in SCLK input mode. The controller should transmit at a baud rate that satisfies the AC timing. For SIO, the reception error flag is not checked. Therefore, there is no communication error ACK (bit3) ("0xX8") of the ACK response data. (2) The transmission data of the 2nd byte becomes the ACK response data to the serial operation mode setting data of the 1st byte. When the data of the first byte is judged to be UART and the baud rate can be set, "0x86" is transmitted and when it is judged to be SIO, "0x30" is transmitted. #### • When judged as UART Determines whether the baud rate can be set. When it is determined that the setting is possible, the value of SC0BRCR is changed, and "0x86" is transmitted. When it is determined that the setting is impossible, nothing is transmitted because the operation is stopped. The controller sets a timeout period (5 seconds) after the transmission of the 1st byte of data is completed. When data ("0x86") cannot be received normally within the time-out time, determine that communication is disabled. The timing for enabling reception (SC0MOD0<RXE> = "1") is performed prior to writing data ("0x86") to the transmit buffer. - When judged as SIO Rewrite SC0MOD0, SC0CR so that SIO/UART operates in SIO mode, write "0x30" to SC0BUF, and wait for SCLK0 clocks. After the first byte of data has been transmitted, the controller should output SCLK0 clock after the idle time (several ms). The baud rate at this time is set at the desired baud rate divide by 16. When the reception data is "0x30", determine that communication is possible. Use the desired baud rate from the 3rd byte. The timing for enabling reception (SC0MOD0<RXE> = "1") is performed prior to writing data ("0x30") to the transmit buffer. - (3) The 3rd byte of receive data becomes operation command data. In this case, it will be the RAM transfer command data ("0x10"). - (4) The transmission data of the 4th byte becomes the ACK response data to the operation command data of the 3rd byte. First, check whether there is a reception error in the reception data of the 3rd byte. When there is a reception error, the ACK response data (bit3) "0xX8" of the communication error is transmitted, and the next operation command (the 3rd byte) data is waited. The higher 4 bits of transmit data are undefined. (This bit is the higher 4 bits of the previous operation command data.) In the case of SIO, the reception error is not checked. Next, if the reception data in the 3rd byte corresponds to any of the operation command data in Table 20.7, the reception data is echoed back (normal ACK response data). In this case, "0x10" is echoed back and branched to the RAM transfer processing routine. After branching to this routine, the data in the password area is checked. For details about how to check the password area data, refer to "20.2.10.5. About Password". Otherwise, the ACK response data (bit0) of the operation command error "0xX1" is transmitted, and the next operation command (the 3rd byte) data is waited. The higher 4 bits of transmit data are undefined. (This is the higher 4 bits of the previous operation command data.) (5) The reception data of the 5th to 16th bytes is password data (12 bytes). Verify the addresses in the following table in the flash memory in order starting from the 5th byte of reception data. Set the password error flag if it does not match. Table 20.11 Password Area | Product | Password area | |--------------|--------------------------------| | TMPM372FWUG | | | TMPM373FWDUG | "0x3F81_FFF4" to "0x3F81_FFFF" | | TMPM374FWUG | | 546 / 609 2023-07-31 - (6) The receive data of the 17th byte becomes CHECKSUM data. Transmit the 2's complement of the lower 8-bit value obtained by adding unsigned 8-bit (ignoring overflow) to the transmit data of 5th to 16th byte from the controller. For details on how to calculate CHECKSUM, refer to "20.2.10.6. How to Calculate CHECKSUM" described later. - (7) The transmission data of the 18th byte becomes the ACK response data (ACK response to CHECKSUM value) for the data of the 5th to 17th bytes. First, check whether there is a reception error in the reception data of the 5th to 17th byte. When there is a reception error, the ACK response data (bit3) "0x18" of the communication error is transmitted, and the next operation command (the 3rd byte) data is waited. The higher 4 bits of transmit data are set to "1" because they are the higher 4 bits of the previous operation command data. In the case of SIO, the reception error is not checked. Next, CHECKSUM data of the 17th byte is checked. CHECKSUM data checking method checks whether the Next, CHECKSUM data of the 17th byte is checked. CHECKSUM data checking method checks whether the lower 8 bits of the value obtained by adding unsigned 8 bits of reception data from the 5th to 16th byte (overflow is ignored) are "0x00". When it is not "0x00", the ACK response data (bit0) "0x11" of CHECKSUM error is sent to wait for the next operation command (3rd byte) data. Finally, check the results of password matching. In the following cases, the ACK response data (bit 0) "0x11" of the password error is transmitted, and the next operation command (3rd byte) data is waited. - When the 12-byte data in the password area is the same data other than "0xFF" regardless of the verification result of the password data of the 5th to 16th byte - When the verification of the password data of the 5th to 16th bytes does not match all After completing the above check, if everything is normal, the normal ACK response data "0x10" is transmitted. - (8) The reception data of 19th to 22nd byte indicates the start address of the RAM to be stored in the block transfer. The 19th byte corresponds to 31 to 24 bit of the address, and the 22nd byte corresponds to 7 to 0 bit. The RAM start address of the storage destination must not be an even address. - (9) The reception data of the 23rd and 24th byte represents the number of byte to be transferred to the block. The 23rd byte corresponds to 15 to 8 bit of the number of transfer bytes, and the 24th byte corresponds to 7 to 0 bit. - (10) The reception data of the 25th byte becomes CHECKSUM data. Transmit the 2's complement value of the lower 8-bit value obtained by adding the unsigned 8-bit data (ignoring overflow) from 19th to 24th byte from the controller. For details on how to calculate CHECKSUM, refer to "20.2.10.6. How to Calculate CHECKSUM" described later. - (11) The transmission data of the 26th byte is the ACK response data (ACK response to CHECKSUM value) for the data of the 19th to 25th byte. First, check whether there is a reception error in the reception data of 19th to 25th byte. When there is a reception error, the ACK response data (bit3) "0x18" of the communication error is transmitted, and the next operation command (the 3rd byte) data is waited. The higher 4 bits of the transmit data are set to "1" because they are the higher 4 bits of the previous operation command data. In the case of SIO, the reception error is not checked. Next, the CHECKSUM data of 25th byte is checked. CHECKSUM data checking method checks whether the - Next, the CHECKSUM data of 25th byte is checked. CHECKSUM data checking method checks whether the lower 8 bits of the value obtained by adding unsigned 8 bits of reception data from the 19th to 24th byte (overflow is ignored) are "0x00". When it is not "0x00", the ACK-response data (bit0) "0x11" of CHECKSUM error is sent to wait for the next operation command (3rd byte) data. - (12) The reception data of the 27th to m th byte becomes the data to be stored in RAM. Writes the data to be stored in RAM from the address specified by 19th to 22nd, byte and writes the data by the only specified number of bytes from 23rd to 24th byte. - (13) The reception data of (m + 1) th byte becomes CHECKSUM data. Transmit the 2's complement of the lower 8-bit value obtained by adding unsigned 8-bit data (ignoring overflow) to the transmit data in 27th to m th byte from the controller. For details on how to calculate CHECKSUM, refer to "20.2.10.6. How to Calculate CHECKSUM". - (14) The transmission data of (m + 2) th byte is ACK response data (ACK response to CHECKSUM) to the data of 27th to (m + 1) th byte. First, check whether there is a reception error in the reception data of the 27th byte to (m + 1) th byte. When there is a reception error, the ACK response data (bit3) "0x18" of the communication error is transmitted, and the next operation command (3rd byte) data is waited. The higher 4 bits of the transmit data are set to "1" because they are the higher 4 bits of the previous operation command data. In the case of SIO, the reception error is not checked. Next, CHECKSUM data of (m + 1) th byte is checked. CHECKSUM data checking method checks whether the lower 8 bits of the value obtained by adding unsigned 8 bits of reception data from the 27th to the m th byte (overflow is ignored) are "0x00". When it is not "0x00", the ACK response data (bit0) "0x11" of CHECKSUM error is sent to wait for the next operation command (3rd byte) data. If all the above checks are normal, the normal ACK response data "0x10" is transmitted. - (15) When the ACK response data of (m + 2) th byte is normal ACK response data, after sending normal ACK response data "0x10", branch to the address specified in 19th to 22nd byte. #### 20.2.10.2. Flash Memory Chip Erase and Protect Bit Erase Commands Refer to Table 20.10 for the data transfer format. (1) The transmission/reception data from the 1st to the 2nd byte is the same as that of the RAM transfer command. #### (2) Controller to Device The reception data of 3rd byte becomes operation command data. In this case, it becomes the flash memory chip erase command data ("0x40"). #### (3) Device to controller The transmission data of the 4th byte becomes the ACK response data to the operation command data of the 3rd byte. First, check whether there is a reception error in the reception data of the 3rd byte. When there is a reception error, the ACK response data (bit3) "0xX8" of the communication error is transmitted, and the next operation command (the 3rd byte) data is waited. The higher 4 bits of the transmit data become undefined (the higher 4 bits of the previous operation command data). Next, when the reception data in the third byte corresponds to any of the operation command data in Table 20.7, the reception data is echoed back (normal ACK response data). In this case, "0x40" is echoed back transmitted. Otherwise, the ACK response data (bit0) "0xX1" of the operation command error is transmitted, and the next operation command (the 3rd byte) data is waited. The higher 4 bits of the transmit data become undefined (the higher 4 bits of the previous operation command data). #### (4) Controller to Device The reception data of 5th byte becomes the erase enable command data ("0x54"). #### (5) Device to controller The transmission data of the 6th byte becomes the ACK response data to the erase enable command data of the 5th byte. First, check whether there is a reception error in the reception data of the 5th byte. When there is a reception error, the ACK response data (bit3) "0xX8" of the communication error is transmitted, and the next operation command (3rd byte) data is waited. The higher 4 bits of the transmission data become undefined (the higher 4 bits of the previous operation command data). Next, if the reception data of the 5th byte corresponds to the erase enable command data, the reception data is echoed back (normal ACK response data). In this case, "0x54" is echoed back and branched to the flash memory chip erase processing routine. Otherwise, the ACK response data (bit0) "0xX1" of the operation command error is transmitted, and the next operation command (3rd byte) data is waited. The higher 4 bits of the transmit data become undefined (the higher 4 bits of the previous operation command data). (6) Device to controller This byte indicates whether or not the transmission data of the 7th byte has completed normally. When the operation complete normally, the end code ("0x4F") is returned. If an erase error occurs, an error code ("0x4C") is returned. (7) The reception data of the 8th byte becomes the next operation command data. #### 20.2.10.3. ACK Response Data The Boot program transmits the processing status to the controller by various codes. Table 20.12 to Table 20.14 show the ACK response data for each reception data. The higher 4 bits of the ACK response data are the higher 4 bits of the operation command data. The 3rd bit indicates a receive error, and the 0th bit indicates an operation command error, a CHECKSUM error, or a password error. The 1st and 2nd bits are always "0". In the case of SIO, the reception error is not checked. Table 20.12 ACK Response Data for Serial Operation Determination Data | Transmission data | Meaning of Transmission Data | |-------------------|-------------------------------------------------------------------| | "0x86" | It was judged that the communication in UART was possible. (Note) | | "0x30" | It was judged that communication by SIO was possible. | Note: In the case of UART, when the baud rate setting is determined to be impossible, the operation is stopped without sending anything. Table 20.13 ACK Response Data for Operation Command Data | Transmission data | Meaning of Transmission Data | | | | | |-------------------|-------------------------------------------------------------|--|--|--|--| | "0x?8" (Note) | The reception error occurred in the operation command data. | | | | | | "0x?1" (Note) | Undefined operation command data was received normally. | | | | | | "0x10" | It was judged as RAM transfer command. | | | | | | "0x40" | It was judged as flash memory chip erase command. | | | | | Note: The higher 4 bits are the higher 4 bits of the previous operation command data. Table 20.14 ACK Response Data for CHECKSUM Data | Transmission data | Meaning of Transmission Data | | | | | |-------------------------------------------------|------------------------------------------------------------------------------|--|--|--|--| | "0xN8" (Note) The reception error has occurred. | | | | | | | "0xN1" (Note) | The CHECKSUM error has occurred. Alternatively, the password error occurred. | | | | | | "0xN0" (Note) | CHECKSUM value was judged to be normal. | | | | | Note: The higher 4 bits are the higher 4 bits of the operation command data. For example, when a password error occurs, this bit is set to "1" (N = RAM transfer command data[7:4]). Table 20.15 ACK Response Data for Flash Memory Chip Erase and Protect Bit Erase Operation | Transmission data | Meaning of Transmission Data | | | | | | | | |-----------------------------------------|---------------------------------------------|--|--|--|--|--|--|--| | "0x54" | It was judged as the erase enable command. | | | | | | | | | "0x4F" The erase command was completed. | | | | | | | | | | "0x4C" | The erase command was completed abnormally. | | | | | | | | 551 / 609 2023-07-31 #### 20.2.10.4. Serial Operation Mode Determination The controller sets the 1st byte to "0x86" at the desired baud rate when communicating with UART, and when communicating with the SIO, set the 1st byte to "0x30" at the desired baud rate divided by 16. Figure 20.4 shows the waveforms in each case. Note: The points between A, B, C, and D of Figure 20.4 are represented as t<sub>AB</sub>, t<sub>AC</sub>, t<sub>AD</sub>, t<sub>CD</sub>. Figure 20.4 Serial Operation Mode Determination Data The Boot program prohibits reception of the serial operation mode determination data ("0x86" and "0x30") of the 1st byte after reset release, and obtains $t_{AB}$ , $t_{AC}$ and $t_{AD}$ times shown in Figure 20.4 in the flowchart shown in Figure 20.5. As shown in the flowchart in Figure 20.5, when the CPU monitors the level of the reception pin. When there is a change in the level, the timer value at that time is captured. Therefore, there will be an error between the timer values of $t_{AB}$ , $t_{AC}$ and $t_{AD}$ . Also note that when the baud rate is high, the CPU may not be able to determine changes in the level of the reception pin. In particular, SIO has higher baud rates than UART, so this is more likely to occur. To avoid this, for SIO, set the baud rate of the controller to the desired baud rate divided by 16 before transmitting. As shown in the flowchart in Figure 20.5, the determination of the serial operation mode is determined by the large and small relationship between the width of the time when the reception pin is at the "Low" level. When it is $t_{AB} \le t_{CD}$ , it is judged as UART, and whether the baud rate can be set automatically is judged from $t_{AD}$ time. When it is $t_{AB} > t_{CD}$ , it is judged as SIO. Note that, as mentioned above, there is an error in the timer value of $t_{AB}$ , $t_{AC}$ , $t_{AD}$ , so if the baud rate is high and the operating frequency is low, the timer value may decrease and an unintended determination may be made. (Set UART in the rewrite routine again.) Figure 20.5 Reception flowchart For example, even though the controller wants to communicate with UART, it may be judged as SIO. For this reason, when the controller wants to communicate with UART, after it must transmit the data of 1st byte, and then determine that communication is impossible if it cannot receive data "0x86" normally within the timeout period. To communicate with SIO, after send the data of the 1st byte, output SCLK clock after the idle time, receive the data, and judge that communication is not possible if the reception data is not "0x30". When the controller want to communicate with SIO, as described above, if it is $t_{AB} > t_{CD}$ , the data of the 1st byte may not be "0x30". To be able to determine the falling edge of points A and C, and the rising edge of points B and D, transmit "0x91", "0xA1" or "0xB1" as the 1st byte data. When $t_{AB} > t_{CD}$ is satisfied and SIO is selected in the operation mode determination result, (even if the transmission data of the 1st byte is not "0x30") the data of the 2nd byte will be "0x30", (Below, the data of the 1st byte for SIO judgment is "0x30".) Figure 20.5 Reception flowchart of Serial Operation Mode Figure 20.6 Flowchart of Serial Operation Mode Determination #### 20.2.10.5. About Password The password confirmation method differs depending on the operation command. The password area is common regardless of the command and is as follows. The password is referenced even when the security function is enabled. Table 20.16 Password Area | Product | Password area | |--------------|--------------------------------| | TMPM372FWUG | | | TMPM373FWDUG | "0x3F81_FFF4" to "0x3F81_FFFF" | | TMPM374FWUG | | Note: When the password is erased data ("0xFF"), the password can be easily verified, ensuring security is difficult. It is recommended that unique values be placed even when Single Boot mode is not used. When the data in the password area is the same data other than "0xFF" as shown in Figure 20.7, it is judged as a password area error. When a password area error is determined, the ACK response to the CHECKSUM value of 17th byte is "0x11" regardless of the verification result of the password data. Next, the reception data (password data) of the 5th to 16th byte is verified. When all 12 bytes do not match, a password error occurs. When a password error is determined, the ACK response to the CHECKSUM value of 17th byte is the password error. 555 / 609 The password is referenced even when the security function is enabled. Figure 20.7 Flowchart of Password Area Check #### 20.2.10.6. How to Calculate CHECKSUM To calculate CHECKSUM, the 2's complement of the lower 8-bit value obtained by adding unsigned 8-bit of transmission data (ignoring overflow) is calculated. When transmitting CHECKSUM, the controller should use this method. e.g., CHECKSUM calculation Obtain CHECKSUM of 2-byte data "0xE5" and "0xF6". First, unsigned 8-bit addition is performed. $$"0xE5" + "0xF6" = "0x1DB"$$ The two's complement of the lower 8 bits of this value is as follows, and this value is CHECKSUM value. Therefore, "0x25" is transmitted to the controller. "0" - " $$0xDB$$ " = " $0x25$ " 556 / 609 2023-07-31 ## 20.2.11. Flowchart of Entire Boot Program The flowchart of the entire Boot program is shown below. Figure 20.8 Flowchart of Entire Boot program # 20.3. Flash Memory Write/Erase in Onboard Programming In on-board programming, the flash can execute write/erase by executing a command in software by the CPU. This write/erase control program is prepared by the user beforehand. Because the flash memory itself cannot be read while the flash memory is being written or erased, execute the write/erase control program on the internal RAM after shifting the User Boot mode. ## 20.3.1. Flash Memory Except for some functions, writing and erasing flash memory conforms to JEDEC standards. Due to the interface with the CPU, the addressing of operation commands differs from that of standard commands. To write or erase data, enter a command to the flash memory using a 32-bit (word) data transfer instruction. After entering the command, writing and erasing are performed internally automatically. | Main function | Description | |------------------------|-----------------------------------------------------------------| | Automatic page program | Data writing is performed automatically. | | Automatic chip erase | All areas of the flash memory are erased automatically at once. | | Automatic block erase | Erase is performed automatically in block units. | | Write/Erase protection | Writing and erasing can be prohibited for each block. | Table 20.17 Flash Memory Function ## 20.3.1.1. Block Configuration Figure 20.9 Block Configuration #### 20.3.1.2. Basic Operation This flash memory can be broadly divided into the following two operation modes: - Mode to read memory data (read mode) - Mode to automatically erase or rewrite memory data (automatic operation) Automatic operation can be started by executing the command sequence in read mode. Flash memory data cannot be read and instructions on the Flash memory cannot be executed during automatic operation. Except for hardware reset, if an exception occurs during automatic operation, the mode does not change to read mode. During automatic operation, do not occur all exceptions except for debug exceptions and reset when connecting to the debug port. Except for a hardware reset, if an exception occurs, the MCU does not shift read mode. #### (1) Read When reading data, set the flash memory to read mode. The flash memory enters read mode immediately after the power is turned on, after the CPU reset is released, or after normal termination of automatic operation. To terminate the automatic operation abnormally or to return to read mode from another mode, use bellow Read/reset command (software reset) or hardware reset. The read mode must also be used to execute instructions written to the flash memory. • Read/ reset command and Read command (software reset) When ID-Read command is executed, the flash memory does not automatically return to Read mode. Instead, the flash memory is stopped in that state. To return from such a condition to read mode, use Read/ reset command. The Read/Reset command is also used to cancel the command entered halfway. Read command is a command to return to the read mode by executing a 32-bit (word) data transfer command with "0x0000\_00F0" data at any address in the flash memory. Read/reset command enters read mode after the end of the 3rd bus write cycle. #### (2) Command Write This flash memory uses a command control method. The command is executed by executing a command sequence to the flash memory. The flash memory executes each automatic operation command according to the input address and data combination (refer to "20.3.1.6. Command Sequence List"). When the command write in the middle of the command sequence is canceled or the wrong command sequence is entered, execute Read/ reset command. The flash memory stops command execution and shifts read mode. A 32-bit (word) data transfer instruction to the flash memory is called a "bus write cycle". Each command consists of several bus cycles. Each bus write cycle has order, and the flash memory performs automatic operation when the bus write cycle address and data are written to the command in the specified order. When there is a bus write cycle that has not been written to the command in the specified order, the flash memory stops executing the command and enters the read mode. Note1: Each command sequence is executed from an area outside the flash memory. Note2: Perform each bus write cycle consecutively using a 32-bit (word) data transfer instruction. Do not access the flash memory while executing each command sequence. In addition, do not generate all interrupts (except for debug exceptions when the debug port is connected). Unexpected read access to the Flash memory may occur during each bus write cycle and each command sequence, and the command sequencer may not recognize the command correctly. Each command sequence may not terminate normally, and at the same time, it may be recognized as an incorrect command write. Note3: In order for the command sequencer to recognize the command, the state before the command start must be in read mode. Confirm that FCFLCS <RDY\_BSY> = "1" before the 1st bus write cycle of the command sequence. It is recommend to execute Read command. Note4: In issuing command, when an incorrect address or data is written, be sure to issue a software reset to return to read mode. ## 20.3.1.3. Reset (Hardware Reset) Hardware reset is used to forcibly stop execution of automatic program/erase operation or to cancel the operation mode set by command write when automatic operation terminates abnormally. This flash memory has a reset input as a memory block, and this input is connected to the reset signal of the CPU. Therefore, when the $\overline{RESET}$ input pin of TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG becomes "Low" or the CPU is reset due to an overflow of the watchdog timer, etc., the flash memory stops its operation and returns to read mode even if automatic operation is being executed. Note that when a hardware reset is entered during automatic operation, data cannot be rewritten normally. Rewrite the data again. For details of the CPU reset operation, refer to "20.2.1. Reset Operation". After a given reset input, the CPU reads the reset vector data from the flash memory and starts the operation after the reset is released. 560 / 609 2023-07-31 #### 20.3.1.4. Command Description #### (1) Automatic page program Writing to the flash memory is to change "1" data cell to "0" data cell. "0" data cell cannot be change to "1" data cell. To change the "0" data cell to "1" data cell, an erase operation must be performed. Automatic page program of TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG is writing per page. 1 page is 64 words. In the case of 64 words per page, the address [31:8] is the same, and the group of the leading address [7:0] = "0x00" and the last address [7:0] = "0xFF". The units of page programs are referred to as pages in the following. Writing to data cell is done automatically by the internal sequencer and does not require external control by the CPU. The status of the automatic page program (whether writing is in progress) can be checked with FCFLCS <RDY BSY>. Also, a new command sequence is not accepted during an automatic page program. To cancel the automatic page program operation, use a hardware reset. If this cancels the operation, the automatic page program must be executed again after the erase operation because data is not written correctly to the corresponding page. The automatic page program can be executed only once for the page after erasing. Even if it is a "1" data cell or a "0" data cell, it cannot be executed more than once for the page. When writing to a page that has been written again, the automatic page program must be executed again after executing the automatic block erase or automatic chip erase command. Executing the page program twice or more on the same page without erasing may damage the device. Automatic verification operation is not performed inside TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG. Check whether the data has been written normally or read after executing the command. The automatic page program starts from the end of the 3rd bus write cycle of the command cycle. After the 5th bus write cycle, data is written sequentially starting from the next address (in the 4th bus write cycle, the start address of the page is written as a command) specified in the 4th bus write cycle (Data input is performed in 32-bit units.). Be sure to use a 32-bit (word) data transfer instruction to write commands after the 4th bus cycle. At this time, do not execute the 32-bit (word) data transfer instruction to a position crossing the word boundary. After the 5th bus write cycle, the data is performed command write for the same page area. In addition, even if a part of a page is written, automatic page programming must be executed on a page-by-page basis. In this case, the address input of the 4th bus write cycle must also be the start address of the page. At this time, set the input data to "1" and write the command to the position where the data cell is changed to "0". For example, When the first address of a page is not written, the data input of the 4th bus write cycle is performed command write as "0xFFFFFFFFF". When the 3rd bus write cycle is executed, the automatic program is running. This can be verified by monitoring FCFLCS <RDY\_BSY>. A new command sequence is not accepted during automatic program operation. To cancel the operation, use a hardware reset. Note that data cannot be written normally when operation is aborted. After writing one page of data to the command, FCFLCS <RDY\_BSY> = "1" is set when the automatic page writing is completed normally, and the CPU returns to the read mode. When writing data to multiple pages, the page program command must be executed for each page (the size that can be written with one automatic page program command is 1 page). Automatic page programming for data input across pages is not possible. Writing to a write/erase protected block is not possible. When the automatic program finishes normally, it automatically returns to read mode. This is verified by monitoring FCFLCS<RDY\_BSY>. When the automatic program operation becomes defective, the flash memory remains locked in this mode and does not return to read mode. To return to the read state, the device must be reset by a hardware reset. In this case, writing to this address is bad, so it recommends that the device or blocks that contain this address are not used later. Note: Software reset is disabled in the bus write cycle after the automatic page program 4th bus write cycle. #### (2) Automatic chip erase Automatic chip erase operation starts from the end of the sixth bus write cycle of the command cycle. The automatic chip erase operation can be checked by monitoring FCFLCS <RDY\_BSY>. TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG do not perform automatic verification. Therefore, check that the operations are erased normally by reading the data after execution. A new command sequence is not accepted during automatic chip erase operation. To cancel the operation, use a hardware reset. When the operation is aborted, data cannot be erased normally. Therefore, automatic chip erase must be performed again. Also, when there is a block that is write/erase protected, the block will not be erased. When all the blocks are write/erase protected, automatic chip erase is not executed, and the CPU enters the read mode after completion of the sixth bus write cycle of the command sequence. When the automatic chip erase finishes normally, it automatically returns to the read mode. If the automatic chip erase operation becomes defective, the flash memory remains in this mode and is locked and does not return to read mode. To return to read mode, the device must be reset by a hardware reset. In this case, the block where the failure occurred cannot be detected. It is recommended to stop the use of the device or use the block erase function to identify the defective block and not use the defective block thereafter. ## (3) Automatic block erase (per block) Automatic block erase starts from the end of the sixth bus write cycle in the command cycle. The state of the auto block erase operation can be checked by monitoring FCFLCS <RDY\_BSY>. TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG do not perform automatic verification. Therefore, check that the operations are erased normally by reading the data after execution. A new command sequence is not accepted during automatic block erase. To cancel the operation, use a hardware reset. In this case, data cannot be erased normally, so automatic block erase must be performed again. Also, when there is a block that is write/erase protected, the block will not be erased. When the automatic block erase operation becomes defective, the flash memory remains locked in this mode and does not return to read mode. Use a hardware reset to reset the device. ## (4) Automatic protect bit program (per block) TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG have a built-in protect bit. It can be set in block units. The relation between block and protect bit is shown in Table 20.22. The automatic protection bit program is executed in 1-bit units. The bit is specified by the PBA of the seventh bus write cycle. The automatic-protect bit program disables (protects) write and erase operations for each block. The protection status of block can be checked in FCFLCS<BLPRO >. The state of the automatic-protect bit program operation can be checked by monitoring FCFLCS <RDY\_BSY>. A new command sequence is not accepted during the automatic protection bit program operation. To cancel the operation, use a hardware reset. At this time, the protection may not be set correctly, so block protection operation is restarted. After, all protect bits have been programmed, all <BLPRO> in FCFLCS are set to "1". After this, all block cannot be written or erased. Note: In the 7th bus write cycle of the automatic-protect bit program, the software reset is disabled. FCFLCS <RDY\_BSY> become "0" after the 7th bus write cycle is inputted. #### (5) Automatic protection bit erase The execution result of the auto protect bit erase command differs depending on the status of the security bit and protect bit. When FCSECBIT<>= "1", the operation is determined by whether all <BLPRO> of FCFLCS are "1" or other values. Before executing the automatic protect bit erase command, be sure to check FCFLCS<BLPRO> setting. For details on security, refer to "21. Protect/Security Function". IN case of FCFLCS<BLPRO> = all "1" (all protect bits are programmed) When the auto protect bit erase command is written, the flash memory is automatically initialized in TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG. After the 7th bus write cycle is completed, the data cells in all areas of the flash memory are erased, and the protected bits are subsequently erased. This operation can be checked by monitoring FCFLCS <RDY\_BSY>. When the auto protect bit erase operation is finished normally, FCFLCS = "0x000000001". TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG does not perform automatic verification. Therefore, check that the operations are erased normally by reading the data after execution. To return to read mode during automatic operation after the 7th bus cycle, the device must be reset by a hardware reset. In this case, after returning to read mode, it is necessary to check the state of the protect bit in FCFLCS<BLPRO> and execute automatic protect bit erase or auto chip erase or auto block erase again as required. IN case of FCFLCS<BLPRO > ≠ all "1" (all protect bits are not programmed) The protection status can be released by erasing the protection bit. In TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG, protect bits are programmed in Block units as shown in Table 20.22, whereas 4 bits are erased together. The protect bit to be erased is specified in the 7th bus write cycle. The status of the protection bits of each block can be checked with FCFLCS<BLPRO>. The state of the automatic protect bit program operation can be checked by monitoring FCFLCS <RDY\_BSY>. When the auto protect bit erase operation is completed normally, the erased and selected protect bit in FCFLCS<BLPRO> is set to "0". In either case, a new command sequence is not accepted during the automatic protection bit erase operation. To cancel the operation, use a hardware reset. When the automatic protect bit erase operation is completed normally, the mode returns to read mode. Note: FCFLCS <RDY\_BSY> is set to "0" during automatic operation and to "1" after the automatic operation is completed. #### (6) ID-Read ID-Read command can be founded out information such as the types of flash memory that are built in TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG. The data loaded depends on the value of address [15:14] after the fourth bus write cycle (data input value is "0x00" recommended). When any flash memory area is read after the 5th bus write cycle, the ID value is read. After the 4th bus write cycle of ID-Read command, the CPU does not automatically return to read mode. Reading of the value of the fourth bus write cycle and ID can be executed repeatedly. To return to read mode, use Read/reset command or hardware reset. ## 20.3.1.5. Flash Control/Status Register For the control register and address, refer to "21. Protect/Security Function". ## 20.3.1.6. Command Sequence List The address and data for each command are shown in Table 20.18. The bus cycles except 2nd bus cycle of Read command, the 4th bus cycle of Read/reset command, and the 5th bus cycle of ID-Read command are all "bus write cycles". The bus write cycle is performed by a 32-bit (word) data transfer instruction. (Only the lower 8 bits of data are shown in the table.) For addresses details, refer to Table 20.19. The following is used for Addr[15:8] marked "Command". Note: Always set "0" to all bus cycles and address bits [1: 0]. Table 20.18 Flash Memory Access by Internal CPU | Sequence | First bus<br>Cycle | Second bus<br>Cycle | Third bus<br>Cycle | Fourth bus<br>Cycle | Fifth bus<br>Cycle | Sixth bus<br>Cycle | Seventh bus<br>Cycle | |---------------------------|--------------------|---------------------|--------------------|---------------------|--------------------|--------------------|----------------------| | | Addr. | Command | Data | Dood | 0xXX | - | - | - | - | - | - | | Read | 0xF0 | - | - | - | - | - | - | | Read/ | 0x54XX | 0xAAXX | 0x54XX | RA | - | - | - | | Reset | 0xAA | 0x55 | 0xF0 | RD | - | - | - | | ID Decid | 0x54XX | 0xAAXX | 0x54XX | IA | 0xXX | - | - | | ID-Read | 0xAA | 0x55 | 0x90 | 0x00 | ID | - | - | | Automatic page | 0x54XX | 0xAAXX | 0x54XX | PA | PA | PA | PA | | program | 0xAA | 0x55 | 0xA0 | PD0 | PD1 | PD2 | PD3 | | Automatic chip | 0x54XX | 0xAAXX | 0x54XX | 0x54XX | 0xAAXX | 0x54XX | - | | erase | 0xAA | 0x55 | 0x80 | 0xAA | 0x55 | 0x10 | - | | Automatic block | 0x54XX | 0xAAXX | 0x54XX | 0x54XX | 0xAAXX | BA | - | | erase | 0xAA | 0x55 | 0x80 | 0xAA | 0x55 | 0x30 | - | | Automatic | 0x54XX | 0xAAXX | 0x54XX | 0x54XX | 0xAAXX | 0x54XX | PBA | | protection<br>bit program | 0xAA | 0x55 | 0x9A | 0xAA | 0x55 | 0x9A | 0x9A | | Automatic | 0x54XX | 0xAAXX | 0x54XX | 0x54XX | 0xAAXX | 0x54XX | PBA | | protection<br>bit erase | 0xAA | 0x55 | 0x6A | 0xAA | 0x55 | 0x6A | 0x6A | #### Supplementary explanation RA: Read address RD: Read data IA: ID address ID: ID data PA: Program page address • PD: Program data (32-bit data) After the 4th bus cycle, enter data for one page in order of address BA: Block address PBA: Protect bit address ## 20.3.2. Address Bit Configuration during Bus Write Cycle Table 20.19 is used in conjunction with "Table 20.18 Flash Memory Access by Internal CPU". Set the address according to "Normal bus write cycle address setting" from the 1st bus cycle. ""0" is recommended" can be changed as appropriate. ## Table 20.19 Address Bit Configuration during Bus Write cycle ## [Normal Command] | Address | Adr<br>[31:19] | Adr<br>[18] | Adr<br>[17] | Adr<br>[16] | Adr<br>[15] | Adr<br>[14] | Adr<br>[13:11] | Adr<br>[10] | Adr<br>[9] | Adr<br>[8] | Adr<br>[7:0] | |-------------------|----------------------------------------------------|-------------|-------------|-------------|-------------|-------------|----------------|-------------|------------|------------|-------------------------------------------------------------| | | Bus write cycle address setting for normal command | | | | | | | | | | | | Normal<br>command | Flash area | "0" re | comme | ended | | | Command | d | | | Adr[1:0] = "0" fixed,<br>other bits are "0"<br>recommended. | ## [ID-Read] | Address | Adr<br>[31:19] | Adr<br>[18] | Adr<br>[17] | Adr<br>[16] | Adr<br>[15] | Adr<br>[14] | Adr<br>[13:11] | Adr<br>[10] | Adr<br>[9] | Adr<br>[8] | Adr<br>[7:0] | |---------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------|-------------|-------------|-------------|----------------|-------------|------------|------------|-----------------| | ID-Read | IA: ID address (4th bus write cycle address setting of ID-READ) | | | | | | | | | | | | ID-Read | Flash area | ash area "0" recommended ID address Adr[1:0] = "0" fixed, other bits are "0" recommen | | | | | | | | | "0" recommended | #### [Block erase] | Address | Adr<br>[31:19] | Adr<br>[18] | Adr<br>[17] | Adr<br>[16] | Adr<br>[15] | Adr<br>[14] | Adr<br>[13:11] | Adr<br>[10] | Adr<br>[9] | Adr<br>[8] | Adr<br>[7:0] | |-------------|------------------------------------------------------------------------|-------------|-------------|-------------|-------------|-------------|----------------|-------------|------------|------------|-----------------| | Diagk areas | BA: Block address (6th bus write cycle address setting of block erase) | | | | | | | | e) | | | | Block erase | Block address (Table 20.18) Adr[1:0] = "0" fixed, oth | | | | | | | | , other | bits are | "0" recommended | ## [Automatic page program] | Address | Adr<br>[31:19] | Adr<br>[18] | Adr<br>[17] | Adr<br>[16] | Adr<br>[15] | Adr<br>[14] | Adr<br>[13:11] | Adr<br>[10] | Adr<br>[9] | Adr<br>[8] | Adr<br>[7:0] | | |-----------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------|-------------|-------------|-------------|----------------|-------------|------------|------------------------------------------------------------|--------------|--| | Automatic | 1 | PA: Program page address (4th bus write cycle address setting of page program) | | | | | | | | | | | | page<br>program | page Adr[1:0] = "0" file page address Adr[1:0] = "0" file page address are | | | | | | | | | dr[1:0] = "0" fixed,<br>other bits are "0"<br>recommended. | | | ## [Protect bit program] | Address | Adr<br>[31:19] | Adr<br>[18] | Adr<br>[17] | Adr<br>[16] | Adr<br>[15] | Adr<br>[14] | Adr<br>[13:11] | Adr<br>[10] | Adr<br>[9] | Adr<br>[8] | Adr<br>[7:0] | | |----------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------|-------------|-------------|-------------|----------------|-------------|-------------------------------------------------------------|------------|--------------|--| | Protect | | PBA: Protect bit address (7th bus write cycle address setting of protect bit program) | | | | | | | | | | | | bit<br>program | Flash area bit selection Fixed to "0" bit selection other bits are | | | | | | | | Adr[1:0] = "0" fixed,<br>other bits are "0"<br>recommended. | | | | #### [Protect Bit Erase] | Address | Adr<br>[31:19] | Adr<br>[18] | Adr<br>[17] | Adr<br>[16] | Adr<br>[15] | Adr<br>[14] | Adr<br>[13:11] | Adr<br>[10] | Adr<br>[9] | Adr<br>[8] | Adr<br>[7:0] | |----------------------|----------------|-------------|--------------------------|-------------|-------------|-------------|-------------------|-------------|------------|------------|-----------------------------------------| | | | PBA: P | rotect b | it addre | ess (7th | bus w | rite cycle addres | s settir | ng of pro | otect bi | t erase) | | Protect<br>bit erase | Flash area | | tect<br>ection<br>20.22) | | | Fixed | i to "0" | | othe | - | :0] = "0" fixed,<br>re "0" recommended. | The block address can be specified any address contained in the block to be erased. For the block configuration, refer to "20.3.1.1. Block Configuration". Table 20.20 Block Address | Block | Address<br>(User Boot mode) | Address<br>(Single Boot mode) | Size<br>(Kbyte) | |-------|--------------------------------|--------------------------------|-----------------| | 2 | "0x0000_0000" to "0x0000_3FFF" | "0x3F80_0000" to "0x3F80_3FFF" | 16 | | 3 | "0x0000_4000" to "0x0000_7FFF" | "0x3F80_4000" to "0x3F80_7FFF" | 16 | | 1 | "0x0000_8000" to "0x0000_FFFF" | "0x3F80_8000" to "0x3F80_FFFF" | 32 | | 0 | "0x0001_0000" to "0x0001_FFFF" | "0x3F81_0000" to "0x3F81_FFFF" | 64 | Note: As for the upper addresses from the 1st bus cycles to the 5th bus cycles, specify the addresses of the blocks to be erased. Table 20.21 Protect Bit Program Address | | Protection | | Address of the 7th bus write cycle | | | | | | | | | |--------|-----------------------|-----------------|------------------------------------|-----------------|--------------------|-----------------|----------------|----------------|--|--|--| | Block | bit | Address<br>[18] | Address<br>[17] | Address<br>[16] | Address<br>[15:11] | Address<br>[10] | Address<br>[9] | Address<br>[8] | | | | | Block0 | <blpro[0]></blpro[0]> | 0 | 0 | | | | 0 | 0 | | | | | Block1 | <blpro[1]></blpro[1]> | 0 | 0 | | F' 1 (- 1101) | | 0 | 1 | | | | | Block2 | <blpro[2]></blpro[2]> | 0 | 0 | | Fixed to "0" | 1 | 0 | | | | | | Block3 | <blpro[3]></blpro[3]> | 0 | 0 | | | 1 | 1 | | | | | Table 20.22 Protect Bit Erase Address | | | Addresses of the 7th I | ous write cycle [18:17] | | | |-------------|---------------------------|------------------------|-------------------------|--|--| | Block | Protection bit | Address<br>[18] | Address<br>[17] | | | | Block3 to 0 | <blpro[3:0]></blpro[3:0]> | 0 | 0 | | | Note: The protect bit erase command cannot be erased in units of protected bits. 568 / 609 2023-07-31 # Table 20.23 ID Addresses (IA) of 4th Bus Write Cycle of ID-Read Command and Data (ID) that can be Read by Subsequent 32-bit Transfer Instruction | IA[15:14] | ID[7:0] | Code | |-----------|----------|-------------------| | 00 | "0x98" | Manufacturer code | | 01 | "0x5A" | Device code | | 10 | Reserved | - | | 11 | "0x11" | Macro code | ## 20.3.2.1. Flowchart Figure 20.10 Automatic Program Note: "0x54xx" executes the command sequence even at "0x55xx". 570 / 609 2023-07-31 Figure 20.11 Automatic Erase 571 / 609 Note: "0x54xx" executes the command sequence even at "0x55xx". # 21. Protect/Security Function ## 21.1. Outline TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG incorporate the writing/erasing protect function for the internal ROM (flash) and the security function which prevents reading the internal ROM (flash) area by the writer. The security function also limits the use of the debug function. The protect/security function has the following two functions: - Writing/erasing protect for the internal ROM (flash) - Security function #### 21.2. Features ## 21.2.1. Writing/Erasing Protect of Internal ROM (Flash) The internal flash can prohibit the operation of writing and erasing on a block-by-block basis. This function is called writing/erasing protect. To activate the function, write "1" to the corresponding bits to a block to protect. Writing "0" to the bits cancels the protect. (Refer to "20. Flash Operations" for programming details.) The protect bits can be monitored by FCFLCS <BLPRO[3:0]>. #### 21.2.2. Security Function The security function restricts readout and debugging of internal flash. This function is called a security function. This function is available under the conditions shown below. - (1) FCSECBIT<SECBIT> is set to"1". - (2) All the protect bits (FCFLCS<BLPRO>) used for the writing/erasing protect function are set to "1". Note: FCSECBIT<SECBIT> is set to "1" at cold reset. Table 21.1 shows details of the restrictions by the security function. Table 21.1 Restrictions by Security Function | Item | Details | |------------------------------|----------------------------------------------------------| | ROM data readout | Data can be read from CPU. | | Debug port | Communication of JTAG/SW and trace are prohibited. | | | Writing a command to the flash is prohibited. | | Executing commands for flash | When trying to erase the protect bit for writing/erasing | | Executing commands for hash | protect, chip erase is executed and all protect bits are | | | also erased. | # 21.3. Registers ## 21.3.1. Registers List The control registers and their addresses are as follows. | Register name | Register name | | | | | | |------------------------|---------------|------------------|--|--|--|--| | Reserved | - | 0x0000, 0x0004 | | | | | | Security bit register | FCSECBIT | 0x0010 | | | | | | Reserved | - | 0x0014 | | | | | | Flash control register | FCFLCS | 0x0020 | | | | | | Reserved | - | 0x0024 to 0x0FFF | | | | | Note: Access to the "Reserved" area is prohibited. # 21.3.2. FCSECBIT (Security bit register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-------------|----|----|----|----|----|----|----|--------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit symbol | - | - | - | | - | - | - | SECBIT | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | Bit | Bit Symbol | Туре | Function | | |------|------------|------|---------------------------------------------------------------------------------|--| | 31:1 | - | R | Read as "0." | | | 0 | SECBIT | R/W | Security bit 0: Security function is disabled 1: Security function is enabled | | Note: This register is initialized at cold reset. ## 21.3.3. FCFLCS (Flash control register) | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |------------------------|--------|----|----|----|---------|---------|---------|---------| | Bit symbol | - | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit symbol | - | - | - | - | BLPRO3 | BLPRO2 | BLPRO1 | BLPRO0 | | After reset | 0 | 0 | 0 | 0 | (Note1) | (Note1) | (Note1) | (Note1) | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit symbol | - | | | | | | | | | | | - | - | - | - | - | - | - | | After reset | 0 | 0 | 0 | 0 | 0 | 0 | - 0 | 0 | | After reset | 0<br>7 | | | | | | 0<br>1 | | | After reset Bit symbol | - | 0 | 0 | 0 | 0 | 0 | 0 1 | 0 | | Bit | Bit Symbol | Туре | Function | |-------|---------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | - | R | Read as "0." | | 19:16 | BLPRO3 to<br>BLPRO0 | R | Protection for Block3 to 0 (Note1) 0: Not protected 1: Protected The protect bit value represents the protect status of the corresponding each of block. When a bit is set to "1," it indicates that the block corresponding to the bit is protected. When the block is protected, data cannot be written to it. | | 15:1 | - | R | Read as "0." | | 0 | RDY_BSY | R | Ready/Busy flag (Note2) 0: Under auto operating 1: Auto operation terminated The RDY_BSY output is provided as a means to monitor the status of automatic operation. This bit is a function bit for the CPU to monitor the function. When the flash is in automatic operation, it outputs "0" to indicate that it is busy. When the automatic operation is terminated, it returns to the ready state and outputs "1" to accept the next command. If the automatic operation has failed, this bit maintains the "0" output. By applying a hardware reset, it returns to "1." | Note1: This bit can read the value corresponding to the protected state. Note2: This command must be issued in the ready state. Issuing the command in the busy state may disable both correct command transmission and further command input. To exit from this condition, execute system reset. When performing a hardware reset, a reset period of 0.5 µs or more is required regardless of the system clock. In this case, it takes about 2ms to be able to read after the reset is released. ### 21.4. Setting/Releasing Method #### 21.4.1. Writing/Erasing Protect of Internal ROM (Flash) Writing or erasing the protect bit is executed using the command sequence. Writing to the protect bit is performed on each one block. Erasing the protect bit is performed on the units of Block0 to 3. Note that when all protect bits of all blocks are set to "1" and FCSECBIT<SECBIT> is "1", the security function is enabled. When the protect bit is erased in this state, all the protect bits will be erased after executing chip erase. Therefore, it is necessary to set FCSECBIT<SECBIT> to "0" first and then erase the protect bit. Refer to "20. Flash Operations" for details on the command sequence. #### 21.4.2. Security Bit FCSECBIT<SECBIT> that activates the security function is set to "1" at a Power-on-Reset immediately after power-on. This bit is rewritten by the following procedure. 577 / 609 - (1) Write the specific code "0xa74a9d23" to FCSECBIT. - (2) Write data within 16 clocks from writing of the above (1). Note: The above procedure must be executed by using 32-bit data transfer command. # 22. Debug Interface #### 22.1. Outline TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG contain the Serial Wire JTAG Debug Port (SWJ-DP) unit as debug interface for connecting with the Debug tool and the Embedded Trace Macrocell (ETM) unit for trace output of an internal program. The trace data is output to the pin for debug (TRACEDATA0 to 1, SWV) via the Trace Port Interface Unit (TPIU) in the TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG. For detailed information of SWJ-DP, ETM, and TPIU, refer to "Arm documentation set for the Arm Cortex-M3 processor". #### 22.1.1. SWJ-DP TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG support the Serial Wire Debug Port (SWDCK, SWDIO) and JTAG Debug Port (TDI, TDO, TMS, TCK, TRST). #### 22.1.2. ETM TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG support two data signal pins (TRACEDATA 0 to 1), one clock signal pin (TRACECLK), and the SWV trace output from one Serial Wire Viewer signal (SWV). 578 / 609 #### 22.2. Pin Functions Debug interface pin shares with a general-purpose port. The relation between debug interface pins and general-purpose ports is shown in Table 22.1. Table 22.1 Relation between Debug Interface Pins and General Purpose Ports | SWJ-DP/ETM | General purpose | JTAG De | ebug function | SW Deb | oug function | | | |------------|-----------------|--------------|------------------------|------------------|--------------------|--|--| | pin name | port name | Input/output | Function | Input/output | Function | | | | TMS/SWDIO | PB3 | lanut | JTAG Test Mode | Input/output | Serial Wire Data | | | | TWIS/SWDIO | PB3 | Input | Selection | Input/output | Input/output | | | | TCK/SWCLK | PB4 | Input | JTAG Test Check | Input | Serial Wire Clock | | | | TDO/8\\\\ | DDE | Quitnut | ITAC Test Data Quitaut | Output | Serial Wire Viewer | | | | TDO/SWV | PB5 | Output | JTAG Test Data Output | (Note) | Output | | | | TDI | PB6 | Input | JTAG Test Data Input | - | - | | | | TRST | PB7 | Input | JTAG Test Reset | - | - | | | | TRACECLK | PB0 | Output | TRACE Clock Output | | | | | | TRACEDATA0 | PB1 | Output | TRACE DATA Output 0 | | | | | | TRACEDATA1 | PB2 | Output | TI | RACE DATA Output | 1 | | | 579 / 609 Note: When SWV is used PB3 to PB7 are assigned to debug interface pins after releasing RESET. Other debug interface pins are used as a general-purpose port. When they are used as debug interface pins, Port control registers should be set for using as debug interface. Debug interface pins which are not used can be used as a general-purpose port. The value of Port; which is assigned as the debug interface pin; control registers after releasing RESET is shown in Table $22.2_{\circ}$ **Table 22.2** Value of Port; which is Assigned as Debug Interface Pin; Control Registers after Releasing RESET | Assignment | | | | Setti | ng value of po | ort control reg | gister | | |-----------------------------|----------------------------------|------------------------|---------------------------------|----------------------------------------|-----------------------------------------|---------------------------------------------|-------------------------------------------|---------------------------------------------| | after<br>releasing<br>RESET | General-pur<br>pose port<br>name | SWJ-DP/ETM<br>pin name | Function<br>register<br>(PBFR1) | Input<br>control<br>register<br>(PBIE) | Output<br>control<br>register<br>(PBCR) | Open-drain<br>control<br>register<br>(PBOD) | Pull-up<br>control<br>register<br>(PBPUP) | Pull-down<br>control<br>register<br>(PBPDN) | | Debug interface pin | PB3 | TMS/SWDIO | 1 | 1 | 1 | 0 | 1 | 0 | | Debug interface pin | PB4 | TCK/SWCLK | 1 | 1 | 0 | 0 | 0 | 1 | | Debug interface pin | PB5 | TDO/SWV | 1 | 0 | 1 | 0 | 0 | 0 | | Debug interface pin | PB6 | TDI | 1 | 1 | 0 | 0 | 1 | 0 | | Debug interface pin | PB7 | TRST | 1 | 1 | 0 | 0 | 1 | 0 | | General-purp<br>ose port | PB0 | TRACECLK | 0 | 0 | 0 | 0 | 0 | 0 | | General-purp<br>ose port | PB1 | TRACEDATA0 | 0 | 0 | 0 | 0 | 0 | 0 | | General-purp<br>ose port | PB2 | TRACEDATA1 | 0 | 0 | 0 | 0 | 0 | 0 | When using a low power consumption mode, take note of the followings. - When PB3 and PB5 are used as a debug interface pin, they continuously output even in STOP mode regardless of setting CGSTBYCR<DRVE>. - When PB4 is assigned to a debug interface pin, a power consumption of TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG is not reduced enough. When PB4 is not used as debug interface pin, do not assign PB4 as a debug interface pin. ### 22.3. Connection With Debug Tool #### 22.3.1. Connection Refer to the method which is recommended by each debug tool manufacture for connecting with a debug tool. Debug pins have an internal pull-up register or pull-down register. When an external pull-up register or pull-down register is connected to a debug interface pin, consider them. #### 22.3.2. Notice when Debug Interface Pins are Used as General Purpose Port After releasing RESET, when a user program changes a debug interface pin to a general-purpose port, a debug tool cannot control TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG, from then on. Therefore, the debugging by a debug tool cannot be done. The necessary debug interface pin for using debug interface must be not used as a general-purpose port. Using debug interface pins for each debug interface PB4 PB5 PB6 PB7 PB0 PB1 PB2 PR3 Using debug interface TCK/SWCLK TMS/SWDIO TRST TDO/SWV TDI **TRACECLK** TRACEDATA0 TRACEDATA1 JTAG+SW (Default, After releasing RESET) JTAG+SW - (Note2) (without TRST pin) ✓ ✓ ✓ ✓ JTAG+TRACE SW SW+SWV No using debug function Table 22.3 Debug Interface and Using Debug Interface Pins Note1: ✓: required, -: not required (debug interface pin can be used as a general-purpose port) Note2: For the treatment of the pin of which the $\overline{TRST}$ function is assigned, select the $\overline{TRST}$ function with the function register and set the pin to OPEN or "High level". # 22.3.3. Peripheral Functions Operation during HALT Mode (Stop Execution of Program in Debugging) In debugging, the WDT stops counting automatically when the Coretex-M3 core enters in HALT mode. In this mode, operation of the 16-bit timer/counter (TMRB) can be selected from operating or stopping. Other peripheral functions operate continuously. # 23. Port Section Equivalent Circuit Schematic Basically, the gate symbols are the same as those used for the standard CMOS logic IC "74HCxx" series. The input protection resistor range is from several tens of $\Omega$ to several hundreds of $\Omega$ . Note: For the damping resistor value of X2 pin, the typ. value is shown in the figure. The resistor without the statement of the numerical value in the figure shows input protection resistor. # 23.1. PA0 to 7, PB0 to 7, PD4 to 6, PE0 to 7, PF1 to 4, PG0 to 7 # 23.2. PI3, PJ0 to 7, PK0 to 1 ### 23.3. PF0 # 23.4. PM0, PM1 # 23.5. X1, X2 585 / 609 # 23.6. **RESET** ### 23.7. MODE Note: MODE pin must be fixed to GND. # 23.8. VREFHB, VREFLB # 23.9. VOUT15, VOUT3 ### 24. Electrical Characteristics # 24.1. Absolute Maximum Ratings **Table 24.1 Absolute Maximum Ratings** | | Parameter | Symbol | Rating | Unit | |-----------------------|---------------------------------------------|------------------|---------------------------|-------| | | | DVDD5 | -0.3 to 6.0 | | | Power supply v | roltage | RVDD5 | -0.3 to 6.0 | V | | | | AVDD5B | -0.3 to 6.0 | | | 0 | | VOUT15 | -0.3 to 3.0 | V | | Capacitor pin v | oltage for voltage maintenance | VOUT3 | -0.3 to 3.9 | V | | Input voltage | | VIN | -0.3 to VDD + 0.3 (Note2) | V | | Low level | Per pin | loL | 5 | | | output current | Total of all pins | $\Sigma I_{OL}$ | 50 | A | | High level | Per pin | Іон | -5 | mA mA | | output current | Total of all pins | ΣΙοΗ | -50 | | | D | - <del>L</del> ' | DD | 600 (Ta = 85°C) | \0/ | | Power consum | ption | PD | 350 (Ta = 105°C) | mW | | Soldering temp | erature (10 sec.) | Tsolder | 260 | °C | | Storage tempe | rature | T <sub>STG</sub> | -55 to 125 | °C | | | Except during fsys = 1 to 80MHz | | -40 to 85 | | | Operating temperature | Flash writing/<br>erasing fsys = 1 to 32MHz | Topr | -40 to 105 | °C | | porataro | During Flash writing/erasing | | 0 to 70 | | Note1: Absolute maximum ratings are limiting values of operating and environmental conditions which should not be exceeded under the worst possible conditions. The equipment manufacturer should design so that no Absolute maximum rating value is exceeded with respect to current, voltage, power consumption, temperature, etc. Exposure to conditions beyond those listed above may cause permanent damage to the device or affect device reliability, which could increase potential risks of personal injury due to IC blowup and/or burning. Therefore, be sure to design the applied equipment so that the absolute maximum rating is not exceeded. Note2: VDD is a generic name for DVDD5, RVDD5, AVDD5B. Apply the same voltage to DVDD5, RVDD5 and AVDD5B. 588 / 609 # 24.2. DC Electrical Characteristics (1/2) DVSS = AVSSB = 0V $Ta = -40 \text{ to } 105^{\circ}\text{C}$ | | | | | | - | Tue | | |-----------------------------------------------------------------------|------------------------------------------|------------------|----------------------------------------------------------------------|------------|-----------------|------------|------| | Parameter | | Symbol | Conditions | Min | Typ.<br>(Note2) | Max | Unit | | Power supply voltage (Note3) (Note4) | DVDD5,<br>RVDD5,<br>AVDD5B | VDD | fosc = 8 to 10MHz<br>fsys = 1 to 80MHz 4.5 | | - | 5.5 | V | | Power Supply Voltage<br>(Flash writing/erasing)<br>(Note3) (Note4) | DVDD5,<br>RVDD5,<br>AVDD5B | VDD | f <sub>OSC</sub> = 8 to 10MHz<br>fsys = 1 to 80MHz<br>Ta = 0 to 70°C | 4.5 | - | 5.5 | V | | Power supply voltage<br>(power supply rises/falls)<br>(Note3) (Note4) | DVDD5,<br>RVDD5,<br>AVDD5B | VDD | f <sub>OSC</sub> = 8 to 10MHz<br>fsys = 1 to 80MHz | 3.9 | - | 5.5 | V | | Low level input voltage | Schmitt input | V <sub>IL1</sub> | VDD = 4.5 to 5.5V<br>(Note3) | -0.3 | - | VDD × 0.25 | ٧ | | High level input voltage | Schmitt input | V <sub>IH1</sub> | VDD = 4.5 to 5.5V<br>(Note3) | VDD × 0.75 | - | VDD | V | | Capacitance for VOUT15 and V | Capacitance for VOUT15 and VOUT3 (Note5) | | RVDD5 = 4.5 to 5.5V<br>VOUT15, VOUT3 pin | 3.3 | - | 4.7 | μF | | Low level output voltage | | Vol | VDD ≥ 4.5V (Note3)<br>I <sub>OL</sub> = 1.6mA | - | - | 0.4 | V | | High level output voltage | | Vон | VDD ≥ 4.5V (Note3)<br>I <sub>OH</sub> = -1.6mA | 4.1 | - | - | V | | Input leakage current | | I <sub>LI1</sub> | 0.0 ≤ V <sub>IN</sub> ≤ VDD<br>(Note3) | -5 | 0.02 | 5 | | | Output leakage current | | ILO | 0.2 ≤ V <sub>IN</sub> ≤ VDD - 0.2<br>(Note3) | -10 | 0.05 | 10 | μA | | Reset pull-up resistor | | R <sub>RST</sub> | VDD = 4.5 to 5.5V<br>(Note3) | - | 50 | 150 | kΩ | | Programmable pull-up/pull-down resistor | | Ркн | VDD = 4.5 to 5.5V<br>(Note3) | - | 50 | 150 | kΩ | | Schmitt input width | | VTH | VDD = 4.5 to 5.5V<br>(Note3) | 0.3 | 0.6 | - | V | | Pin Capacitance (excluding pow | er supply pins) | Сю | Fc = 1MHz | - | - | 10 | pF | Note1: VDD is a generic name for DVDD5, RVDD5, AVDD5B. Note2: Typ. value is in $Ta = 25^{\circ}C$ and DVDD5 = RVDD5 = AVDD5 = 5.0V, unless otherwise specified. Note3: Apply the same voltage to DVDD5, RVDD5 and AVDD5B. Note4: These values is the voltage range when the power supply voltage rises (when the power is turned on) and when the power supply voltage falls with the voltage detection circuit (VLTD) enabled. In the range of $3.9 \text{V} \leq \text{VDD} \leq 4.5 \text{V}$ , the 12-bit analog-to-digital converter conversion characteristics and AC electrical characteristics are not guaranteed. For details, refer to "Figure 24.10" Power-on Sequence (without External Reset)". Note5: Connect VOUT15 pin and VOUT3 pin to GND via a voltage-holding capacitor of the same value. Power supply cannot be supplied to the external MCU from VOUT15 and VOUT3 pins. # 24.3. DC Electrical Characteristics (2/2) (Current Consumption) VDD = DVDD5 = RVDD5 = AVDD5B = 4.5 to 5.5V DVSS = AVSSB = 0V $Ta = -40 \text{ to } 85^{\circ}\text{C}$ | Parameter | Symbol | Conditions | Min | Typ.<br>(Note2) | Max | Unit | |------------------------|-----------------|--------------------------------|-----|-----------------|------|------| | NORMAL (Note4) (Note6) | | fsys = 80MHz<br>Gear ratio 1:1 | - | 43.5 | 59.5 | mA | | IDLE (Note5) (Note6) | I <sub>DD</sub> | | - | 15.5 | 25.5 | | | STOP | | - | - | 3.5 | 7.5 | mA | VDD = DVDD5 = RVDD5 = AVDD5B = 4.5 to 5.5V DVSS = AVSSB = 0V $Ta = -40 \text{ to } 105^{\circ}C$ | Parameter | Symbol | Conditions | Min | Typ.<br>(Note2) | Max | Unit | |------------------------|-----------------|--------------------------------|-----|-----------------|------|------| | NORMAL (Note4) (Note6) | | fsys = 32MHz<br>Gear ratio 1:1 | - | 23.5 | 36.5 | mA | | IDLE (Note5) (Note6) | I <sub>DD</sub> | | - | 8.5 | 17.5 | | | STOP | | - | - | 3.5 | 7.5 | mA | Note1: VDD is a generic name for DVDD5, RVDD5, AVDD5B. Note2: Typ. value is in Ta = 25°C and DVDD5 = RVDD5 = AVDD5 = 5.0V, unless otherwise specified. Note3: Apply the same voltage to DVDD5, RVDD5 and AVDD5B. Note4: Measurement conditions of I<sub>DD</sub> (NORMAL): All internal peripheral functions except the ADC operation. Note5: Measurement conditions of I<sub>DD</sub> (IDLE): All internal peripheral functions are stopped. Note6: The analog reference voltage supply current of the ADC always flows. # 24.4. 12-bit Analog-to-Digital Converter Characteristics DVDD5 = RVDD5 = AVDD5B = 4.5 to 5.5V DVSS = AVSSB = 0.0V VREFHB = 4.5 to 5.5V VREFLB = 0.0V $Ta = -40 \text{ to } 105^{\circ}\text{C}$ | Parameter | Symbol | Conditions | Min | Тур. | Max | Unit | |--------------------------------------------------|--------|-------------------------------|-------|--------|--------|------| | Analog reference voltage (+) | VREFHB | - | - | AVDD5B | - | V | | Analog input voltage | VAIN | - | AVSSB | - | AVDD5B | V | | Analog reference voltage supply current (Note1) | IREF | - | - | 3.5 | 4.5 | mA | | Current consumption during AD conversion (Note1) | - | Excluding IREF | - | • | 6.0 | mA | | Integral non-linearity error (INL) | | | -6.0 | - | 6.0 | | | Differential non-linearity error (DNL) | | AIN load resistance ≤ 600 Ω | -5.0 | - | 5.0 | | | Offset error | - | AIN load capacitance ≥ 0.1 µF | -6.0 | - | 6.0 | LSB | | Full scale error | | Conversion time ≥ 2µs | -6.0 | - | 6.0 | | | Total errors | | | -10 | - | 6.0 | | Note1: The analog reference voltage supply current of the ADC always flows. Note2: 1 LSB = (AVDD5B (= VREFHB) - AVSSB(= VREFLB)) / 4096[V] Note3: Characteristics when the AD converter is operated independently. Note4: For details of the setting, refer to "12. 12-Bit Analog-to-Digital Converter (ADC)". #### 24.5. AC Electrical Characteristics #### 24.5.1. AC Conditions for Measurement The AC characteristics described in this chapter are under the following conditions, unless otherwise specified. - VDD = 4.5 to 5.5V - Ta =-40 to $85^{\circ}$ C, fsys = 1 to 80MHz, or Ta =-40 to $105^{\circ}$ C, fsys = 1 to 32MHz - Output level: High = $VDD \times 0.8$ , Low = $VDD \times 0.2$ - Input Level: refer to "Low level input voltage"/"High level input voltage" in DC Electrical Characteristics. - Load Capacitance: $C_L = 30pF$ Note1: VDD is a generic name for DVDD5, RVDD5, AVDD5B. Note2: Apply the same voltage to DVDD5, RVDD5 and AVDD5B. ### 24.5.2. Serial Channel (SIO/UART) #### 24.5.2.1. SIO Mode "x" in the tables indicates the cycle of SIO/UART operating clock. SIO/UART operating clock is the system clock fsys. fsys depends on the clock gear setting. #### (1) When the transfer clock is input to SCLKx pin #### (a) Data input | Dozomotov | Symbol | Calculatio | n formula | fsys = 80MHz | | Unit | |-----------------------------------------------------------------------------|------------------|-------------|-----------|--------------|-----|------| | Parameter | Symbol | Min | Max | Min | Max | Unit | | SCLKx input clock "High" level width | tscн | 3x | - | 37.5 | - | | | SCLKx input clock "Low" level width | t <sub>SCL</sub> | 3x | - | 37.5 | - | | | SCLKx input clock cycle | tscy | tsch + tscl | - | 75 | - | | | Valid data input → SCLKx input clock rising (SCxMOD0 <sclks>= "0")</sclks> | t <sub>SRD</sub> | 30 | - | 30 | - | ns | | SCLKx input clock rising → input data hold (SCxMOD0 <sclks>= "0")</sclks> | t <sub>HSR</sub> | x + 30 | - | 42.5 | - | 113 | | Valid data input → SCLKx input clock falling (SCxMOD0 <sclks>= "1")</sclks> | tsrd | 30 | - | 30 | - | | | SCLKx input clock falling → input data hold (SCxMOD0 <sclks>= "1")</sclks> | t <sub>HSR</sub> | x + 30 | - | 42.5 | - | | #### (b) Data output | Devemater | Symbol | Calculatio | n formula | fsys = 80MHz | | Unit | |-----------------------------------------------------------------------------|------------------|-----------------------------------|-----------|-----------------|-----|------| | Parameter | Symbol | Min | Max | Min | Max | Unit | | SCLKx input clock "High" level width | t <sub>scн</sub> | 3x | - | 37.5<br>(Note2) | - | | | SCLKx input clock "Low" level width | tscL | 3x | - | 37.5<br>(Note2) | - | | | SCLKx input clock cycle | tscy | tsch + tscl | - | 75 | - | | | Data output → SCLKx input clock rising (SCxMOD0 <sclks>= "0")</sclks> | toss | t <sub>SCY</sub> / 2 - 4x<br>- 45 | - | 0 (Note1) | - | ns | | SCLKx input clock rising → output data hold (SCxMOD0 <sclks>= "0")</sclks> | tонs | tscy /2 | - | 37.5 | - | | | Data output → SCLKx input clock falling (SCxMOD0 <sclks>= "1")</sclks> | toss | t <sub>SCY</sub> / 2 - 4x<br>- 45 | - | 0 (Note2) | - | | | SCLKx input clock falling → output data hold (SCxMOD0 <sclks>= "1")</sclks> | tонs | t <sub>SCY</sub> /2 | - | 37.5 | - | | Note1: Use SCLKx clock cycle at which the calculated result becomes "0" or more. Note2: This value indicates the minimum value when toss is greater than "0" or more. Figure 24.1 Timing Chart when Transfer Clock is Input on SCLKx Pin #### (2) When the transfer clock is SCLKx pin output | Parameter | Comple el | Calculation | n formula | fsys = | Unit | | |---------------------------------------------------------|------------------|-----------------------------------|-----------|-----------|------|------| | Parameter | Symbol | Min | Max | Min | Max | Unit | | SCLKx output clock cycle | tscy | 4x | - | 60 | - | | | Data output → SCLKx output clock rising | toss | t <sub>SCY</sub> /2-30<br>(Note1) | - | 0 (Note2) | - | | | SCLKx output clock rising → output data hold | tонs | t <sub>SCY</sub> /2-30<br>(Note1) | - | 0 (Note2) | - | ns | | Valid data input $ ightarrow$ SCLKx output clock rising | t <sub>SRD</sub> | 45 | | 45 | | | | SCLKx output clock rising → input data hold | t <sub>HSR</sub> | 0 | - | 0 | - | | Note1: Use SCLKx output clock cycle at which the calculation result becomes "0" or more. Note2: This value indicates the minimum value when $t_{\mbox{\scriptsize OSS}}$ is "0" or more. Figure 24.2 Timing Chart when Transfer Clock Is Output on SCLKx Pin #### 24.5.3. 16-bit Timer/Event Counter (TMRB) "x" in the table indicates the cycle of TMRB operating clocks. TMRB operating clock is the system clock fsys. fsys depends on the clock gear setting. #### 24.5.3.1. Event Counter TBxIN Pin Input | Parameter | Symbol | Calculatio | n formula | fsys = | Unit | | | |--------------------|-------------------|------------|-----------|--------|------|------|--| | Faranietei | Symbol | Min | Max | Min | Max | Unit | | | "Low" level width | tvckl | 2x + 100 | - | 125 | - | | | | "High" level width | t <sub>VCKH</sub> | 2x + 100 | - | 125 | - | ns | | Figure 24.3 Timing Chart of Event Counter ### 24.5.3.2. Capture TBxIN Pin Input | Danier and an | | Symbol | Calculatio | n formula | fsys = | 80MHz | l lmi4 | | |---------------|--------------------|--------|------------|-----------|--------|-------|--------|--| | | Parameter | Symbol | Min | Max | Min | Max | Unit | | | | "Low" level width | tcpL | 2x + 100 | - | 125 | - | no | | | | "High" level width | tcph | 2x + 100 | - | 125 | - | ns | | Figure 24.4 Timing Chart of Capture #### 24.5.4. External Interrupt Pin "x" in the table indicates the cycle of the operation clock of the external interrupt pin. The operation clock of the external interrupt pin is the system clock fsys. fsys depends on the clock gear setting. #### 24.5.4.1. When Using External Interrupt other than Following | Parameter | Symbol | Calculation | n formula | fsys = | 80MHz | Unit | |--------------------|--------------------|-------------|-----------|--------|-------|------| | Parameter | Symbol | Min | Max | Min | Max | Onit | | "Low" level width | tintal | x + 100 | - | 112.5 | - | Nie | | "High" level width | t <sub>INTAH</sub> | x + 100 | - | 112.5 | - | Ns | Figure 24.5 Timing Chart when Using External Interrupts Other than following #### 24.5.4.2. When Using External Interrupt Pin for Releasing STOP Mode | Darameter | Devementer Comb of | | Calculation formula | | fsys = 80MHz | | |-----------------|------------------------|-----|---------------------|-----|--------------|------| | Parameter | Symbol | Min | Max | Min | Max | Unit | | "Low" level wi | dth t <sub>INTBL</sub> | 100 | - | 100 | - | Ns | | "High" level wi | dth t <sub>INTBH</sub> | 100 | - | 100 | - | INS | Figure 24.6 Timing chart when Releasing STOP Mode by External Interrupt Pin #### 24.5.5. Debug Communication #### 24.5.5.1. AC Conditions for Measurement • Output level: High = VDD $\times$ 0.7, Low = VDD $\times$ 0.3 • Load capacitance: TRACECLK pin: C<sub>L</sub> = 25pF, TRACEDATAn pin: C<sub>L</sub> = 20pF Note1: VDD is a generic name for DVDD5, RVDD5, AVDD5B. Note2: Apply the same voltage to DVDD5, RVDD5 and AVDD5B. #### 24.5.5.2. SWD Interface | Parameter | Symbol | Min | Max | Unit | |--------------------------------|------------------|-----|-----|------| | CLK cycle | t <sub>dck</sub> | 100 | - | | | CLK rising → output data hold | t <sub>d1</sub> | 4 | - | | | CLK rising → output data valid | t <sub>d2</sub> | - | 37 | ns | | Input data valid → CLK rising | t <sub>ds</sub> | 20 | - | | | CLK rising → input data hold | t <sub>dh</sub> | 15 | - | | #### 24.5.5.3. JTAG Interface | Parameter | Symbol | Min | Max | Unit | |---------------------------------|------------------|-----|-----|------| | CLK cycle | t <sub>dck</sub> | 100 | - | | | CLK falling → output data hold | t <sub>d3</sub> | 4 | - | | | CLK falling → output data valid | t <sub>d4</sub> | - | 37 | ns | | Input data valid → CLK rising | t <sub>ds</sub> | 20 | - | | | CLK rising → input data hold | t <sub>dh</sub> | 15 | - | | Figure 24.7 Timing Chart of JTAG/SWD #### 24.5.5.4. ETM Trace | Parameter | Symbol | Min | Max | Unit | |-------------------------------------|---------------------|-----|-----|------| | TRACECLK cycle | t <sub>tclk</sub> | 25 | - | | | TRACEDATAn valid → TRACECLK rising | t <sub>setupr</sub> | 2 | - | | | TRACECLK rising → TRACEDATAn hold | tholdr | 1 | - | ns | | TRACEDATAn valid → TRACECLK falling | t <sub>setupf</sub> | 2 | - | | | TRACECLK falling → TRACEDATAn hold | tholdf | 1 | - | | Figure 24.8 Timing Chart of ETM Trace #### 24.6. Flash Characteristic $$VDD = DVDD5 = RVDD5 = AVDD5B = 4.5 \text{ to } 5.5V$$ DVSS = AVSSB = 0V | Parameter | Conditions | Min | Тур. | Max | Unit | |-----------------------------|----------------|-----|------|-----|-------| | Flash erasing/writing count | Ta = 0 to 70°C | - | - | 100 | times | ### 24.7. Internal Oscillation Circuit Characteristics $$VDD = DVDD5 = RVDD5 = AVDD5B = 4.5 \text{ to } 5.5V$$ DVSS = AVSSB = 0.0V Ta = -40 to 105°C | Parameter | Symbol | Conditions | Min | Тур. | Max | Unit | |-----------------------|--------|------------|-----|------|-----|------| | Oscillation frequency | fosc2 | - | 9.0 | 9.5 | 10 | MHz | # 24.8. Sample Oscillation Circuit Figure 24.9 Example of High-Frequency Oscillation Circuit To stabilize the oscillation, the position of the oscillator and the load capacitance must be appropriate. These are greatly affected by the board pattern. In order to obtain stable oscillation, evaluate on the board to be used. #### 24.9. Ceramic resonator TMPM372FWUG/TMPM373FWDUG/TMPM374FWUG have been evaluated by the ceramic resonator by Murata Manufacturing Co., Ltd. Please refer to the Murata Website for details. #### 24.10. Notice When Power ON #### 24.10.1. When External Reset is not Used | Parameter | Symbol | Min | Тур. | Max | Unit | |-----------------------------------------------------|-------------------|-----|------|-----|------| | Warming-up time after releasing reset | t <sub>PWUP</sub> | - | - | 3.7 | | | Power supply rising time | t <sub>DVDD</sub> | - | - | 3 | ms | | VLTD detection voltage (VDCR <vdlvl>= "01")</vdlvl> | V <sub>VLTD</sub> | 3.9 | 4.1 | 4.3 | | | POR release voltage | V <sub>PORH</sub> | 2.8 | 3 | 3.2 | V | | POR detection voltage | V <sub>PORL</sub> | 2.6 | 2.8 | 3 | | Figure 24.10 Power-on Sequence (without External Reset) Note1: VDD is a generic name for DVDD5, RVDD5, AVDD5B. Note2: When POR is used in turning power on, VDD must reach the operating voltage range (3.9 to 5.5V) within $2^{15}$ / $f_{OSC2}$ . Note3: VLTD is enabled during MCU operation. Note4: Because the POR release voltage $(V_{PORH})$ and the detected voltage $(V_{PORL})$ change relatively, the respective voltage does not reverse. 601 / 609 #### 24.10.2. When Using External Reset #### 24.10.2.1. When Releasing External Reset is Earlier than Releasing POR Reset The release of the internal reset depends on the POR reset. Figure 24.11 Timing Chart when Releasing External Reset is Earlier than Releasing POR Reset 602 / 609 Note: VDD is a generic term for DVDD5, RVDD5, AVDD5B. ### 24.10.2.2. When Releasing External Reset is Slower than Releasing POR Reset The release of the internal reset depends on the $\overline{\text{RESET}}$ pin. Figure 24.12 Timing Chart when Releasing External Reset is Slower than Releasing POR Reset 603 / 609 Note: VDD is a generic term for DVDD5, RVDD5, AVDD5B. ### 24.10.2.3. When t<sub>DVDD</sub> is Longer than t<sub>PWUP</sub> Turn the $\overline{RESET}$ pin to the "High" level after 200 $\mu$ s or more has elapsed when the VDD voltage exceeded the operating voltage. Figure 24.13 Timing Chart when $t_{DVDD}$ is Longer than $t_{PWUP}$ Note: VDD is a generic term for DVDD5, RVDD5, AVDD5B. # 25. Package Dimensions # 25.1. Type: LQFP64-P-1010-0.50E Unit: mm # 25.2. Type: LQFP48-P-0707-0.50C Unit: mm # 25.3. Type: LQFP44-P-1010-0.80B Unit: mm # 26. Revision History Table 26.1 Revision History | Revision | Date | Description | |----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.0 | 2022-03-31 | First release | | 1.1 | 2022-04-28 | - "5.4.1 Mode Transitions" Modified figure 5.3 - "11.15.1.2. Transmission" Modified figure 11.15 Modified figure 11.16 - "11.5.1.3. Transmission/Reception (Full Duplex)" Modified figure 11.17 - "13.3.3.2. Compare Function" Modified figure 13.4 - "15.5.1.1 Encoder Mode" Modified figure (1) - "15.5.2.3 Sensor Mode (Timer count)" Modified figure - "15.5.2.4 Timer Mode" Modified figure - "15.5.3.3 Sensor Mode (Timer count)" Modified figure - "15.5.3.4 Timer Mode " Modified figure - "15.5.3.4 Timer Mode " Modified figure - "24.10.2.3. When todd to Longer than topodd figure and topodd figure 24.13 | | 1.2 | 2023-07-21 | - 12.5.2. Starting AD Conversion Changed error - Table 12.6 Changed title - Figure 12.8 Changed value in figure - 14.3.4.3. VEFMODEx Added <crcen> to bit8 - Table 14.15 Added to trigger correction enable - Table 22.3 Added (note2)</crcen> | | 1.3 | 2023-07-31 | - 11.13.1.2. When FIFO is Enabled Changed text and Table 11.14 - 11.13.2.2. When FIFO is Enabled Changed text and Table 11.16 | #### RESTRICTIONS ON PRODUCT USE Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product". - . TOSHIBA reserves the right to make changes to the information in this document and related Product without notice. - This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission. - Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS. - PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website. - Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part. - Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations. - The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise. - ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT. - Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations. - Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS. TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION https://toshiba.semicon-storage.com/