SON8-P-0303-0.65A

Weight: 0.017 g (typ.)

Toshiba BiCD Integrated Circuit Silicon Monolithic

# **TB7102F**

### **Buck DC-DC Converter IC**

The TB7102F is a single-chip buck DC-DC converter IC. The TB7102F contains high-speed and low-on-resistance power MOSFETs for the main switch and synchronous rectifier to achieve high efficiency.

### **Features**

- Enables up to 1 A of load current (IOUT) with a minimum of external components.
- High efficiency (η = 95% typ.)
   (@V<sub>IN</sub> = 5 V, V<sub>OUT</sub> = 3.3 V and I<sub>OUT</sub> = 300 mA)
- Operating voltage (VIN) range: 2.7 V to 5.5 V
- A high 1-MHz oscillation frequency (typ.) allows the use of small external components.
- · Uses internal phase compensation to achieve high efficiency with a minimum of external components.
- Allows the use of a small surface-mount ceramic capacitor as an output filter capacitor.
- Housed in a small surface-mount package (PS-8) with low thermal resistance.
- Undervoltage lockout (UVLO), thermal shutdown (TSD) and overcurrent protection (OCP)

# Part Marking Part Number (Abbrev.) Part Number (Abbrev.) Lx V<sub>FB</sub> N.C. N.C. 8 7 6 5 The dot (•) on the top surface indicates pin 1. PGND V<sub>IN</sub> EN SGND

\*: The lot number consists of three digits. The first digit represents the last digit of the year of manufacture, and the following two digits indicates the week of manufacture between 01 and either 52 or 53.



This product has a MOS structure and is sensitive to electrostatic discharge. Handle with care.

The product(s) in this document ("Product") contain functions intended to protect the Product from temporary small overloads such as minor short-term overcurrent, or overheating. The protective functions do not necessarily protect Product under all circumstances. When incorporating Product into your system, please design the system (1) to avoid such overloads upon the Product, and (2) to shut down or otherwise relieve the Product of such overload conditions immediately upon occurrence. For details, please refer to the notes appearing below in this document and other documents referenced in this document.

# **Ordering Information**

| Part Number        | Shipping                            |  |
|--------------------|-------------------------------------|--|
| TB7102F (TE85L, F) | Embossed tape (3000 units per reel) |  |



# **Pin Description**

| Pin No. | Symbol          | Description                                                                                                                                                                                                         |
|---------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | PGND            | Ground for the output section                                                                                                                                                                                       |
| 2       | <b>VIN</b>      | Input pin This pin is placed in the standby state if $V_{ENB}$ = low. Standby current is 1 $\mu$ A or less.                                                                                                         |
| 3       | EN              | Enable pin This pin is connected to an on-chip CMOS inverter. When EN $\geq$ 3.5 V (@V <sub>IN</sub> = 5 V), the control logic is allowed to operate and thus enable the switching operation of the output section. |
| 4       | SGND            | Ground for the control logic                                                                                                                                                                                        |
| 5       | N.C.            | No-connect                                                                                                                                                                                                          |
| 6       | N.C.            | No-connect                                                                                                                                                                                                          |
| 7       | V <sub>FB</sub> | Feedback pin This input is fed into an internal error amplifier with a reference voltage of 0.8 V (typ.).                                                                                                           |
| 8       | Lχ              | Switch pin This output is connected to the high-side P-channel MOSFETs and low-side N-channel MOSFET.                                                                                                               |

# **Timing Diagram**

# **Normal Operation**



### Absolute Maximum Ratings (Ta = 25°C)

| Characteristics                                     | Symbol                            | Rating              | Unit |
|-----------------------------------------------------|-----------------------------------|---------------------|------|
| Input voltage                                       | V <sub>IN</sub>                   | -0.3 to 6           | V    |
| Enable pin voltage                                  | V <sub>EN</sub>                   | -0.3 to 6           | ٧    |
| V <sub>EN</sub> -V <sub>IN</sub> voltage difference | V <sub>EN</sub> – V <sub>IN</sub> | $V_{EN}-V_{IN}<0.3$ | ٧    |
| Feedback pin voltage                                | V <sub>FB</sub>                   | -0.3 to 6           | ٧    |
| Switch pin voltage                                  | $V_{LX}$                          | -0.3 to 6           | ٧    |
| Switch pin current                                  | I <sub>LX</sub>                   | ±1.3                | Α    |
| Power dissipation (Note                             | 1) P <sub>D</sub>                 | 0.7                 | W    |
| Operating junction temperature                      | T <sub>jopr</sub>                 | -40 to 125          | °C   |
| Junction temperature (Note                          | 2) T <sub>j</sub>                 | 150                 | °C   |
| Storage temperature                                 | T <sub>stg</sub>                  | -55 to 150          | °C   |

Note: Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings and the operating ranges.

Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc)

# **Thermal Resistance Characteristics**

| Characteristics                         | Symbol    | Max            | Unit |
|-----------------------------------------|-----------|----------------|------|
| Thermal resistance, junction to ambient | Rth (j-a) | 178.6 (Note 1) | °C/W |

### Note 1:

Glass epoxy board



Note 2: The TB7102F may go into thermal shutdown at the rated maximum junction temperature. Thermal design is required to ensure that the rated maximum operating junction temperature, T<sub>jopr</sub>, will not be exceeded.

4

# Electrical Characteristics (unless otherwise specified: $T_j = 25^{\circ}\text{C}$ and $V_{IN} = 2.7$ to 5.5 V)

| Characteristics                      |                       | Symbol                     | Test Condition                                                              | Min        | Тур. | Max   | Unit |
|--------------------------------------|-----------------------|----------------------------|-----------------------------------------------------------------------------|------------|------|-------|------|
| Operating input voltage              |                       | V <sub>IN (OPR)</sub>      | _                                                                           | 2.7        | _    | 5.5   | V    |
| Operating current                    |                       | I <sub>IN1</sub>           | V <sub>IN</sub> = 5 V, V <sub>EN</sub> = 5 V, V <sub>FB</sub> = 5 V         |            | 0.68 | 0.9   | mA   |
|                                      |                       | I <sub>IN2</sub>           | V <sub>IN</sub> = 2.7 V, V <sub>EN</sub> = 2.7 V, V <sub>FB</sub> = 2.7 V   | /          | 0.55 | 0.69  | mA   |
| Otan dha assanant                    |                       | In (STBY) 1                | V <sub>IN</sub> = 5 V, V <sub>EN</sub> = 0 V, V <sub>FB</sub> = 0 V         |            | _    | 1     | μА   |
| Standby current                      |                       | I <sub>IN</sub> (STBY) 2   | $V_{IN} = 2.7 \text{ V}, V_{EN} = 0 \text{ V}, V_{FB} = 0 \text{ V}$        | 7          | )>   | 1     | μА   |
|                                      |                       | V <sub>IH</sub> (EN) 1     | V <sub>IN</sub> = 5 V                                                       | 3.5        | _    |       | >    |
| EN threshold volta                   | ge.                   | V <sub>IH</sub> (EN) 2     | V <sub>IN</sub> = 2.7 V                                                     | 1.89       | _    |       | >    |
| LIN (III estitola volta              | ge                    | V <sub>IL (EN) 1</sub>     | V <sub>IN</sub> = 5 V                                                       | \          | _    | 1.5   | ٧    |
|                                      |                       | V <sub>IL (EN) 2</sub>     | V <sub>IN</sub> = 2.7 V                                                     |            | _    | 0.81  | ٧    |
| EN input current                     |                       | I <sub>IH</sub> (EN) 1     | $V_{IN} = 5 \text{ V}, V_{EN} = 5 \text{ V}$                                | 7.6        | £    | 12.4  | μА   |
| Liv input current                    |                       | I <sub>IH</sub> (EN) 2     | $V_{IN} = 2.7 \text{ V}, V_{EN} = 2.7 \text{ V}$                            | 4.1        | 4    | 6.7   | μА   |
| V— innutualtana                      |                       | V <sub>FB1</sub>           | $V_{IN} = 5 \text{ V}, V_{EN} = 5 \text{ V}, I_{OUT} = 10 \text{ mA}$       | 0.776      | 0.8  | 0.824 | V    |
| VFB input voltage                    |                       | V <sub>FB2</sub>           | $V_{IN} = 2.7 \text{ V, } V_{EN} = 2.7 \text{ V, } I_{OUT} = 10 \text{ mA}$ | 0.776      | 0,8  | 0.824 | V    |
| VFB input current                    |                       | I <sub>FB1</sub>           | V <sub>IN</sub> = 5 V, V <sub>EN</sub> = 5 V                                | 1          | 90)  | 1     | μА   |
|                                      |                       | I <sub>FB2</sub>           | $V_{IN} = 2.7 \text{ V}, V_{EN} = 2.7 \text{ V}$                            | 1          | >_   | 1     | μА   |
| High-side switch on-state resistance |                       | R <sub>DS</sub> (ON) (H) 1 | $V_{IN} = 5 \text{ V}, V_{EN} = 5 \text{ V}, I_{LX} = -0.5 \text{ A}$       | (-)        | 0.27 | _     | Ω    |
| riigii-side switch o                 | n-state resistance    | R <sub>DS</sub> (ON) (H) 2 | $V_{IN} = 2.7 \text{ V}, V_{EN} = 2.7 \text{ V}, I_{LX} = +0.5 \text{ A}$   | \ <u> </u> | 0.36 | _     | Ω    |
| Low-side switch or                   | n-state resistance    | R <sub>DS</sub> (ON) (L) 1 | $V_{IN} = 5 \text{ V}, V_{EN} = 5 \text{ V}, I_{LX} = 0.5 \text{ A}$        | / —        | 0.27 | _     | Ω    |
| LOW-SIGE SWITCH OF                   | 1-state resistance    | R <sub>DS</sub> (ON) (L) 2 | $V_{IN} = 2.7 \text{ V}, V_{EN} = 2.7 \text{ V}, I_{LX} = 0.5 \text{ A}$    | _          | 0.36 | _     | Ω    |
| High-side switch leakage current     |                       | ILEAK (H)                  | $V_{IN} = 5 \text{ V}, V_{EN} = 0 \text{ V}, V_{LX} = 0 \text{ V}$          | _          | _    | -1    | μА   |
| Low-side switch le                   | akage current         | ILEAK (L)                  | $V_{IN} = 5 \text{ V}, V_{EN} = 0 \text{ V}, V_{LX} = 5 \text{ V}$          | _          | _    | 1     | μΑ   |
| Oscillation frequen                  | NCV                   | (fosc1                     | $V_{IN} = 5 \text{ V}, V_{EN} = 5 \text{ V}$                                | 0.85       | 1    | 1.15  | MHz  |
| Oscillation reques                   | icy                   | fosc2                      | $V_{IN} = 2.7 \text{ V}, V_{EN} = 2.7 \text{ V}$                            | 0.85       | 1    | 1.15  | MHz  |
| Soft-start time                      |                       | 7/ ⟨t <sub>ss1</sub>       | $V_{IN} = 5 \text{ V}, V_{EN} = 5 \text{ V}, I_{OUT} = 0 \text{ A}$         | 1          | 2    | _     | ms   |
| Soit-start time                      |                       | t <sub>ss2</sub>           | $V_{IN} = 2.7 \text{ V}, V_{EN} = 2.7 \text{ V}, I_{OUT} = 0 \text{ A}$     | 1.3        | 2.4  | _     | ms   |
| Thermal shutdown (TSD)               | Detection temperature | T <sub>SD</sub>            | VIN = 5 V                                                                   | _          | 160  |       | °C   |
|                                      | Hysteresis            | ΔT <sub>SD</sub>           | V <sub>IN</sub> = 5 V                                                       | _          | 20   | _     | °C   |
| Undervoltage lockout (UVLO)          | Detection voltage     | V <sub>UV</sub>            | V <sub>IN</sub> = V <sub>EN</sub>                                           | 2.2        | 2.4  | 2.6   | V    |
|                                      | Recovery voltage      | V <sub>UVR</sub>           | $V_{IN} = V_{EN}$                                                           | 2.3        | 2.5  | 2.7   | V    |
|                                      | Hysteresis            | ΔVuv                       | $V_{IN} = V_{EN}$                                                           |            | 0.1  | _     | V    |
| LX current limit                     |                       | ILIM                       | V <sub>IN</sub> = 5 V                                                       | 1.3        | 2.8  | _     | Α    |

### Note on Electrical Characteristics

The test condition  $T_j$  = 25°C means a state where any drifts in electrical characteristics incurred by an increase in the chip's junction temperature can be ignored during pulse testing.

### **Application Circuit Example**



Figure 1 TB7102F Application Circuit Example

Component values (@ $V_{IN} = 5 \text{ V}$ ,  $V_{OUT} = 3.3 \text{ V}$ , Ta = 25°C)

These values are presented only as a guide.

 $C_{IN}$ : Input filter capacitor = 10  $\mu$ F

(ceramic capacitor: GRM21BB30J106K from Murata Manufacturing Co., Ltd.)

 $C_{OUT}$ : Output filter capacitor = 10  $\mu F$ 

(ceramic capacitor: GRM21BB30J106K from Murata Manufacturing Co., Ltd.)

R<sub>FB1</sub>: Output voltage setting resistor = 7.5 k $\Omega$ 

RFB2: Output voltage setting resistor = 2.4 k $\Omega$ 

L: Inductor = 3.3 μH (NP04SB3R3N from Taiyo Yuden Co., Ltd.)

Component values (@ $V_{IN} = 5 \text{ V}$ ,  $V_{OUT} = 1.2 \text{ V}$ , Ta = 25°C)

These values are presented only as a guide.

 $C_{IN}$ : Input filter capacitor = 10  $\mu$ F

(ceramic capacitor: GRM21BB30J106K from Murata Manufacturing Co., Ltd.)

C<sub>OUT</sub>: Output filter capacitor = 22 μF

(ceramic capacitor: GRM31CB30J226K from Murata Manufacturing Co., Ltd.)

R<sub>FB1</sub>: Output voltage setting resistance =  $1.2 \text{ k}\Omega$ 

R<sub>FB2</sub>: Output voltage setting resistance =  $2.4 \text{ k}\Omega$ 

L: Inductor = 3.3 µH (NP04SB3R3N from Taiyo Yuden Co., Ltd.)

Component values need to be adjusted, depending on the TB7102F's input/output conditions and the board layout.

# **Application Notes**

### Inductor Selection

The inductance required for inductor L can be calculated as follows:

 $f_{osc} \cdot \Delta I_L$   $V_{IN}$   $f_{osc}$ : Oscillation frequency = 1 MHz (typ.)

ΔIL: Inductor ripple current (A)

\*: Generally,  $\Delta I_L$  should be set to approximately 30% of the maximum output current. Since the maximum output current of the TB7102F is 1 A,  $\Delta I_L$  should be 0.3 A or so. Therefore, the inductor should have a current rating greater than the peak output current of 1.15 A. If the inductor current rating is exceeded, the inductor becomes saturated, leading to an unstable DC-DC converter operation.

When  $V_{IN} = 5$  V and  $V_{OUT} = 3.3$  V, the required inductance can be calculated as follows. Be sure to select an appropriate inductor, taking the  $V_{IN}$  range into account.

$$\begin{split} L &= \frac{V_{IN} - V_{OUT}}{f_{osc} \cdot \Delta I_L} \cdot \frac{V_{OUT}}{V_{IN}} \\ &= \frac{5 \ V - 3.3 \ V}{1 \ MHz \cdot 300 \ mA} \cdot \frac{3.3 \ V}{5 \ V} \quad \cdots \cdots (2) \\ &= 3.7 \ \mu H \end{split}$$



Figure 2 Inductor Current Waveform

### **Setting the Output Voltage**

A resistive voltage divider is connected as shown in Figure 3 to set the output voltage; it is given by Equation 3 based on the reference voltage of the error amplifier, which is connected to the Feedback pin, VFB. RFB1 should be up to  $10~\text{k}\Omega$  or so, because an extremely large value RFB1 incurs a delay due to parasitic capacitance at the VFB pin. If the difference between the input and output voltages is small, the output voltage may drop, depending on the load current conditions. For optimal operation, output voltage should be set to 0.8~V (typ.) at the minimum and to  $(V_{IN}-1)~\text{V}$  at the maximum. It is recommended that resistors with a precision of  $\pm 1\%$  or higher be used for RFB1 and RFB2.

$$V_{OUT} = V_{FB} \cdot \left(1 + \frac{R_{FB1}}{R_{FB2}}\right)$$

$$= 0.8 \text{ V} \times \left(1 + \frac{R_{FB1}}{R_{FB2}}\right) \cdot \cdot \cdot \cdot \cdot (3)$$

Figure 3 Output Voltage Setting Resistors

### **Output Capacitor Selection**

Use a ceramic capacitor as the output filter capacitor. Since a ceramic capacitor is generally sensitive to temperature, choose one with excellent temperature characteristics (such as the JIS B characteristic). As a rule of thumb, its capacitance should be 10  $\mu$ F or greater for applications where VOUT  $\geq$  2.0 V, and 20  $\mu$ F or greater for applications where VOUT  $\leq$  2.0 V. The capacitance should be set to an optimal value that meets the system's ripple voltage requirement and transient load response characteristics. Since the ceramic capacitor has a very low ESR value, it helps reduce the output ripple voltage; however, because the ceramic capacitor provides less phase margin, it should be thoroughly evaluated.

# Component Values (@V<sub>IN</sub> = 5 V, Ta = 25°C)

These values are presented only as a guide.

The following values may need tuning depending on the TB7102F's input/output conditions and the board layout.

| Output Voltage<br>Setting | Inductance | Input Capacitance | Output Capacitance | Feedback Resistor | Feedback Resistor |
|---------------------------|------------|-------------------|--------------------|-------------------|-------------------|
| V <sub>OUT</sub>          | L          | C <sub>IN</sub>   | C <sub>OUT</sub>   | R <sub>FB1</sub>  | R <sub>FB2</sub>  |
| 1.2 V                     | 3.3 μΗ     | 10 μF             | 22 μF              | 1.2 kΩ            | 2.4 kΩ            |
| 1.5 V                     | 3.3 μΗ     | 10 μF             | 22 μF              | 2.1 kΩ            | 2.4 kΩ            |
| 1.8 V                     | 3.3 μΗ     | 10 μF             | 22 μF              | 3.0 kΩ            | 2.4 kΩ            |
| 2.5 V                     | 3.3 μΗ     | 10 μF             | 10 μF              | 5.1 kΩ            | 2.4 kΩ            |
| 3.3 V                     | 3.3 μΗ     | 10 μF             | 10 μF              | 7.5 kΩ            | 2.4 kΩ            |

### **Undervoltage Lockout (UVLO)**

The TB7102F has undervoltage lockout (UVLO) protection circuitry. The TB7102F does not provide output voltage ( $V_{OUT}$ ) until the input voltage has reached  $V_{UVR}$  (2.5 V typ.). UVLO has hysteresis of 0.1 V (typ.). After the switch turns on, if  $V_{IN}$  drops below  $V_{UV}$  (2.4 V typ.), UVLO shuts off the switch at  $V_{OUT}$ .



Figure 4 Undervoltage Lockout Operation

### Thermal Shutdown (TSD)

The TB7102F provides thermal shutdown. When the junction temperature continues to rise and reaches TSD (160°C typ.), the TB7102F goes into thermal shutdown and shuts off the power supply. TSD has a hysteresis of about 20°C. The device is enabled again when the junction temperature has dropped by approximately 20°C from the TSD trip point. The device resumes the power supply when the soft-start circuit is used upon recovery from the TSD state.

Thermal shutdown is intended to protect the device against abnormal system conditions. It should be ensured that the TSD circuit will not be activated during normal operation of the system.



Figure 5 Thermal Shutdown Operation

### **Usage Precautions**

- The input voltage, output voltage, output current and temperature conditions should be considered when selecting capacitors, inductors and resistors. These components should be evaluated on an actual system prototype for best selection.
- External components such as capacitors, inductor and resistors should be placed as close to the TB7102F as possible.
- The TB7102F has an ESD diode between the EN and  $V_{IN}$  pins. The voltage between these pins should satisfy  $V_{EN} V_{IN} < 0.3 \text{ V}$ .
- Operation might become unstable due to board layout. In that case, add a decoupling capacitor ( $C_C$ ) of 0.1  $\mu F$  to  $1\mu F$  between the SGND and  $V_{IN}$  pins.
- The overcurrent protection circuits in the Product are designed to temporarily protect Product from minor overcurrent of brief duration. When the overcurrent protective function in the Product activates, immediately cease application of overcurrent to Product. Improper usage of Product, such as application of current to Product exceeding the absolute maximum ratings, could cause the overcurrent protection circuit not to operate properly and/or damage Product permanently even before the protection circuit starts to operate.
- The thermal shutdown circuits in the Product are designed to temporarily protect Product from minor overheating of brief duration. When the overheating protective function in the Product activates, immediately correct the overheating situation. Improper usage of Product, such as the application of heat to Product exceeding the absolute maximum ratings, could cause the overheating protection circuit not to operate properly and/or damage Product permanently even before the protection circuit starts to operate.



### **Typical Performance Characteristics**



















# **Board Layout Example**





Figure 6 Circuit of the Board Layout Example

# **External Component Examples**

| Label | Vendor                         | Part Number    |
|-------|--------------------------------|----------------|
| IC1   | Toshiba Corporation            | TB7102F        |
| C1    | Murata Manufacturing Co., Ltd. | GRM21BB30J106K |
| C2    | Murata Manufacturing Co., Ltd. | GRM21BB30J106K |
| R1    | KOA Corporation                | RK73H1ET       |
| R2    | KOA Corporation                | RK73H1ET       |
| L1    | Taiyo Yuden Co., Ltd.          | NP04SB3R3N     |

# **Package Dimensions**

SON8-P-0303-0.65A Unit: mm



### **RESTRICTIONS ON PRODUCT USE**

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- Product is intended for use in general electronics applications (e.g., computers, personal equipment, office equipment, measuring equipment, industrial robots and home electronics appliances) or for specific applications as expressly stated in this document. Product is neither intended nor warranted for use in equipment or systems that require extraordinarily high levels of quality and/or reliability and/or a malfunction or failure of which may cause loss of human life, bodily injury, serious property damage or serious public impact ("Unintended Use"). Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. Do not use Product for Unintended Use unless specifically permitted in this document.
- . Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any
  infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to
  any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA assumes no liability for damages or losses occurring as a result of noncompliance with applicable laws and regulations.