# **TOSHIBA** **TMP86F809NG** # **TOSHIBA CORPORATION** Semiconductor & Storage Products Company # Revision History | Date | Revision | | |-----------|----------|---------------------------------------------| | 2006/10/1 | 1 | First Release | | 2007/2/14 | 2 | Periodical updating. No change in contents. | | 2007/2/14 | 3 | Periodical updating. No change in contents. | | 2007/2/20 | 4 | Contents Revised | | 2008/8/29 | 5 | Contents Revised | | 2008/8/29 | 6 | Contents Revised | | 2013/1/31 | 7 | Contents Revised | # Caution in Setting the UART Noise Rejection Time When UART is used, settings of RXDNC are limited depending on the transfer clock specified by BRG. The combination "O" is available but please do not select the combination "-". The transfer clock generated by timer/counter interrupt is calculated by the following equation: Transfer clock [Hz] = Timer/counter source clock [Hz] ÷ TTREG set value | | | RXDNC setting | | | | | | |-----------------------------------------------------------------|------------------------|----------------------------|---------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------|--|--| | BRG setting | Transfer<br>clock [Hz] | 00<br>(No noise rejection) | 01<br>(Reject pulses shorter<br>than 31/fc[s] as noise) | 10<br>(Reject pulses shorter<br>than 63/fc[s] as noise) | 11<br>(Reject pulses shorter<br>than 127/fc[s] as<br>noise) | | | | 000 | fc/13 | 0 | 0 | 0 | <u> </u> | | | | 110 | fc/8 | 0 | ( <del>(</del> 7/\) | - 6 | <u> </u> | | | | (When the transfer clock gen-<br>erated by timer/counter inter- | fc/16 | 0 | Q O | <b>\$</b> -\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | / | | | | rupt is the same as the right side column) | fc/32 | 0 | 0 | 0 | _ | | | | The setting except the | above | 0 | | | 0 | | | # **Table of Contents** | TMP86F809NG | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------| | 1.1 Features | 1 3 4 5 | | 2. Operational Description | | | 2.1 CPU Core Functions | | | 2.1.3 Data Memory (RAM) 7 2.2 System Clock Controller 8 2.2.1 Clock Generator 8 2.2.2 Timing Generator 10 2.2.2.1 Configuration of timing generator 10 | 8 | | 2.2.2.2 Machine cycle 2.2.3 Operation Mode Control Circuit | $ \begin{array}{c} 6 \\ 29 \\ 9 \end{array} $ | | 2.3.3 Watchdog timer reset | 0 | | 3. Interrupt Control Circuit | | | 3.1 Interrupt latches (IL15 to IL2) 3.2 Interrupt enable register (EIR) 3.2.1 Interrupt master enable flag (IMF) | 4 | | 3.2.2 Individual interrupt enable flags (EF15 to EF4) | 37<br>37 | | 3.4.2.1 Using PUSH and POP instructions 3.4.2.2 Using data transfer instructions 3.4.3 Interrupt return | 40 | | | 3.6 Undefined Instruction Interrupt (INTUNDEF) | 41 | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | <u>-</u> | Special Function Register (SFR) | | | | 4.1 SFR | 45<br>47 | | 5. | I/O Ports | | | | 5.1 P0 (P07 to P00) Port (High Current) 5.2 P1 (P16 to P10) Port 5.3 P2 (P22 to P20) Port 5.4 P3 (P37 to P30) Port | 50<br>51<br>52<br>53 | | 6. | Time Base Timer (TBT) | | | | 6.1 Time Base Timer 55 6.1.1 Configuration 55 6.1.2 Control 55 | 55 | | | 6.1.3 Function | 57 | | 7. | Watchdog Timer (WDT) | | | | 7.1 Watchdog Timer Configuration 7.2 Watchdog Timer Control 7.2.1 Malfunction Detection Methods Using the Watchdog Timer 60 7.2.2 Watchdog Timer Enable 61 7.2.3 Watchdog Timer Disable 62 7.2.4 Watchdog Timer Interrupt (INTWDT) 62 7.2.5 Watchdog Timer Reset 63 7.3 Address Trap 7.3.1 Selection of Address Trap in Internal RAM (ATAS) 64 | 59<br>60 | | < | 7.3.2 Selection of Operation at Address Trap (ATOUT) 64 7.3.3 Address Trap Interrupt (INTATRAP) 64 7.3.4 Address Trap Reset 65 | | | 8. | 16-Bit TimerCounter 1 (TC1) | | | | 8.1 Configuration 8.2 TimerCounter Control 8.3 Function 70 8.3.1 Timer mode 70 8.3.2 External Trigger Timer Mode 72 8.3.3 Event Counter Mode 74 8.3.4 Window Mode 75 | 67<br>68<br>70 | | | 8.3.5 Pulse Width Measurement Mode | | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------|------| | | | | | 9. | 8-Bit TimerCounter (TC3, TC4) | | | - | | | | | 9.1 Configuration | . 83 | | | 9.2 TimerCounter Control | . 84 | | | 9.3 Function | . 89 | | | 9.3.1 8-Bit Timer Mode (TC3 and 4) | | | | 9.3.2 8-Bit Event Counter Mode (TC3, 4) | | | | 9.3.4. 8-Bit Pulse Width Modulation (PWM) Output Mode (TC3.4) | | | | 9.3.5 16-Bit Timer Mode (TC3 and 4) 95 | | | | 9.3.6 16-Bit Event Counter Mode (TC3 and 4) | | | | 9.3.7 16-Bit Pulse Width Modulation (PWM) Output Mode (TC3 and 4) | | | | 9.3.9 Warm-Up Counter Mode | | | | 9.3.9.1 Low-Frequency Warm-up Counter Mode | | | | (NORMAL1 → NORMAL2 → SLOW2 → SLOW1)<br>9.3.9.2 High-Frequency Warm-Up Counter Mode | | | | (SLOW1 $\rightarrow$ SLOW2 $\rightarrow$ NORMAL2 $\rightarrow$ NORMAL1) | | | | | | | | | | | 10 | . Asynchronous Serial interface (UART) | | | | | 400 | | | 10.1 Configuration 10.2 Control | 103 | | | 10.2 Control | 104 | | | 10.3 Transfer Data Format | 106 | | | 10.4 Transfer Rate | 107 | | | 10.5 Data Sampling Method | 107 | | | 10.6 STOP Bit Length | 108 | | | 10.7 Parity | 108 | | | 10.8 Transmit/Receive Operation 10.8.1 Data Transmit Operation 108 10.8.2 Data Receive Operation 108 | 108 | | | 10.8.1 Data Transmit Operation | | | | 10.8.2 Data Receive Operation | | | | 10.9 Status Flag | 109 | | | 10.9.1 Parity Error | | | | 10.9.2 Framing Error 109 10.9.3 Overfun Error 109 | | | | 10.9.4 Receive Data Buffer Full 110 | | | | 10.9.5 Transmit Data Buffer Empty | | | | 10.9.6 Transmit End Flag | | | | | | | 1/1 | Cario Funancia (Int. 16 co (CFI) | | | 11 | . Serial Expansion Interface (SEI) | | | | 11.1 Features | 113 | | | | | | | 11.2 SEI Registers | 114 | | | 11.2.1 SEI Control Register (SECR) 11.2.1.1 Transfer rate | | | | 11.2.2 SEI Status Register (SESR) | | | | 11.2.3 SEI Data Register (SEDR) | | | | 11.3 SEI Operation | 116 | | | 11.3.1 Controlling SEI clock polarity and phase | | | | 11.3.2 SEI data and clock timing | 117 | | | 11.4 SCLK pin | 111 | | | 11.11 OOL: \$111 | | | 11.5.1 CPHA (SECR register bit 2) = 0 format 118 11.5.2 CPHA = 1 format 118 11.6 Functional Description 11.7 Interrupt Generation 11.8 SEI System Errors 11.8.1 Write collision error 121 11.8.2 Overflow error 121 | 118<br>120<br>121<br>121<br>122 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | 12. 10-bit AD Converter (ADC) | | | 12.2 Register configuration | 123<br>124<br>127 | | | 129 $130$ | | 12.6 Precautions about AD Converter | 131 | | 12.6.1 Analog input pin voltage range | | | 13. Key-on Wakeup (KWU) | | | | 133<br>134 | | 14. Flash Memory | | | 14.1 Flash Memory Control | 136 | | 14.1.2 Flash Memory Standby Control (FLSSTB <fstb>)</fstb> | 100 | | | 138 | | 14.2.1 Byte Program 138 14.2.2 Sector Erase (4-kbyte Erase) 138 14.2.3 Chip Erase (All Erase) 139 | | | 14.2.4 Product ID Entry | | | 14.2.5 Product ID Exit 139 14.2.6 Read Protect 139 | | | 35 · · · / | 140 | | 14.4 Access to the Flash Memory Area | 141 | | 14.4.1.1 How to write to the flash memory by executing the control program in the RAM area (in the RAM loader mode within serial PROM mode) | the | | 14.4.2 Flash Memory Control in the MCU mode | | | 14.4.2.1 How to write to the flash memory by executing a user write control program in the RAM area (in the MCU mode) | | | 15. Serial PROM Mode | | |----------------------------------------------------------------------------------------------------------------------------------------------|-----------| | | | | 15.1 Outline | 145 | | 15.2 Memory Mapping | 145 | | 15.3 Serial PROM Mode Setting | 146 | | 15.3.1 Serial PROM Mode Control Pins | | | 15.3.2 Pin Function | | | 15.3.3 Example Connection for On-Board Writing | | | 15.3.4 Activating the Serial PROM Mode | | | 15.4 Interface Specifications for UART | 149 | | 15.5 Operation Command | 151 | | 15.6 Operation Mode | 151 | | 15.6.1 Flash Memory Erasing Mode (Operating command: F0H) | | | 15.6.2 Flash Memory Writing Mode (Operation command: 30H) | | | 15.6.3 RAM Loader Mode (Operation Command: 60H) | | | 15.6.4 Flash Memory SUM Output Mode (Operation Command: 90H) 160 | | | 15.6.5 Product ID Code Output Mode (Operation Command: C0H) | | | 15.6.6 Flash Memory Status Output Mode (Operation Command: C3H) | | | 15.6.7 Flash Memory Read Protection Setting Mode (Operation Command: FAH) | 100 | | 15.7 Error Code | 166 | | 15.8 Checksum (SUM) 15.8.1 Calculation Method 15.8.2 Calculation data 167 | 166 | | 15.8.1 Calculation Method | | | 15.8.2 Calculation data | | | 15.9 Intel Hex Format (Binary) | 168 | | 15.10 Passwords 15.10.1 Password String 169 15.10.2 Handling of Password Error 169 | 168 | | 15.10.1 Password String | | | 15.10.2 Handling of Password Error | | | 15.10.3 Password Management during Program Development | <b></b> . | | 15.11 Product ID Code . ( | 170 | | 15.11 Floddet 1D Code 15.12 Flash Memory Status Code 15.13 Specifying the Erasure Area 15.14 Port Input Control Register 15.15 Flowchart | 170 | | 15.13 Specifying the Erasure Area | 172 | | 15.14 Port Input Control Register | 172 | | 15.15 Flowchart | 174 | | 15.10 HADT Timing | 175 | | 15.16 UART Timing | 175 | | | | | | | | 16. Input/Output Circuitry | | | 10.1 Course Div | 100 | | 16.1 Control Pins | 177 | | 16.2 Input/Output Ports | 178 | | | | | | | | 17. Electrical Characteristics | | | | | | 17.1 Absolute Maximum Ratings | 179 | | 17.2 Operating Conditions | 180 | | 17.2.1 MCU mode (Flash Programming or erasing) | | | 17.2.2 MCU mode (Except Flash Programming or erasing) | | | 17.2.3 Serial PROM mode | | | 17.3 DC Characteristics | 182 | | 17.4 AD Characteristics | 183 | | 17.5 AC Characteristics | 184 | | 17.6 Flash Characteristics | 184 | | 17.0 FlaSH Characteristics 184 | 104 | | | Recommended Oscillating Conditions Handling Precaution | | |--------|--------------------------------------------------------|--| | | | | | 18. Pa | ackage Dimensions | | | | | | This is a technical document that describes the operating functions and electrical specifications of the 8-bit microcontroller series TLCS-870/C (LSI). ## CMOS 8-Bit Microcontroller # TMP86F809NG The TMP86F809NG is a single-chip 8-bit high-speed and high-functionality microcomputer incorporating 8192 bytes of Flash Memory. It is pin-compatible with the TMP86C809NG (Mask ROM version). The TMP86F809NG can realize operations equivalent to those of the TMP86C809NG by programming the on-chip Flash Memory. | Product No. | ROM<br>(FLASH) | RAM | Package | MASK ROM MCU | Emulation Chip | |-------------|----------------|--------------|--------------------|--------------|-----------------| | TMP86F809NG | 8192<br>bytes | 512<br>bytes | SDIP32-P-400-1.78A | TMP86C809NG | TMP86C909/987XB | # 1.1 Features - 1. 8-bit single chip microcomputer TLCS-870/C series - Instruction execution time: 0.25 µs (at 16 MHz) 122 μs (at 32.768 kHz) - 132 types & 731 basic instructions - 2. 17interrupt sources (External: 5 Internal: 12) - 3. Input / Output ports (26 pins) Large current output: 8pins (Typ. 20mA), LED direct drive - 4. Prescaler - Time base timer - Divider output function - 5. Watchdog Timer - 6. 16-bit timer counter: 1 ch - Timer, External trigger, Window, Pulse width measurement, Event counter, Programmable pulse generate (PPG) modes - 7. 8-bit timer counter: 2 ch - Timer, Event counter, Programmable divider output (PDO), Pulse width modulation (PWM) output, This product uses the Super Flash® technology under the licence of Silicon Storage Technology, Inc. Super Flash® is registered trademark of Silicon Storage Technology, Inc. 1.1 Features Programmable pulse generation (PPG) modes - 8. 8-bit UART: 1 ch - 9. 8bit Serial Expansion Interface (SEI): 1 channel (MSB/LSB selectable and max. 4Mbps at 16MHz) - 10. 10-bit successive approximation type AD converter - Analog input: 6 ch - 11. Key-on wakeup: 4 channels - 12. Clock operation Single clock mode Dual clock mode 13. Low power consumption operation STOP mode: Oscillation stops. (Battery/Capacitor back<sub>7</sub>up.) SLOW1 mode: Low power consumption operation using low-frequency clock.(High-frequency clock stop.) SLOW2 mode: Low power consumption operation using low-frequency clock. (High-frequency clock oscillate.) IDLE0 mode: CPU stops, and only the Time-Based-Timer(TBT) on peripherals operate using high frequency clock. Release by falling edge of the source clock which is set by TBTCR<TBTCK>. IDLE1 mode: CPU stops and peripherals operate using high frequency clock. Release by interruputs(CPU restarts). IDLE2 mode: CPU stops and peripherals operate using high and low frequency clock. Release by interruputs. (CPU restarts). SLEEP0 mode: CPU stops, and only the Time-Based-Timer(TBT) on peripherals operate using low frequency clock. Release by falling edge of the source clock which is set by TBTCR<TBTCK>. SLEEP1 mode: CPU stops, and peripherals operate using low frequency clock. Release by interruput.(CPU restarts). SLEEP2 mode: CPU stops and peripherals operate using high and low frequency clock. Release by interruput. 14. Wide operation voltage: 4.5 V to 5.5 V at 16MHz /32.768 kHz 2,7 V to 5.5 V at 8 MHz/32.768 kHz # 1.2 Pin Assignment 1.3 Block Diagram TMP86F809NG # 1.3 Block Diagram # 1.4 Pin Names and Functions The TMP86F809NG has MCU mode, parallel PROM mode, and serial PROM mode. Table 1-1 shows the pin functions in MCU mode. The serial PROM mode is explained later in a separate chapter. Table 1-1 Pin Names and Functions(1/2) | Pin Name | Pin Number | Input/Output | Functions | |-----------------------------|------------|--------------|-------------------------------------------------------------------------------------------| | P07<br>TC1<br>INT4 | 21 | IO<br> <br> | PORT07 TC1 input External interrupt 4 input | | P06<br>INT3<br>PPG | 20 | IO<br>I<br>O | PORT06 External interrupt 3 input PPG output | | P05<br>SS | 19 | 10<br>1 | PORT05<br>SEI master/slave select input | | P04<br>MISO | 14 | IO IO | PORT04<br>SEI master input, slave output | | P03<br>MOSI<br>TXD0 | 13 | 0000 | PORT03 SEI master input, slave output UART data output 0 | | P02<br>SCLK<br>BOOT<br>RXD0 | 12 | 100 | PORT02 SEI serial clock input/output pin Serial PROM mode control input UART data input 0 | | P01<br>RXD | 11 | 10 | PORT01<br>UART data input | | P00<br>TXD | 10 | 100 | PORT00<br>UART data output | | P16 | 16 | lo | PORT16 | | P15 | 17 | 10 | PORT15 | | P14 | 15 | | PORT14 | | P13 | 18 | IO | PORT13 | | P12 DVO | 24 | 10 0 | PORT12<br>Divider Output | | P11<br>INT1 | 23 | 10 | PORT11 External interrupt 1 input | | P10 INTO | 22 | 10 | PORT10 External interrupt 0 input | | P22<br>XTOUT | 7 | 10 | PORT22 Resonator connecting pins(32.768kHz) for inputting external clock | | P21<br>XTIN | 6 | IO<br>I | PORT21 Resonator connecting pins(32.768kHz) for inputting external clock | | P20<br>INT5<br>STOP | 9 | IO<br>I<br>I | PORT20 External interrupt 5 input STOP mode release signal input | | P37<br>AIN5<br>STOP5 | 32 | IO<br>I<br>I | PORT37<br>Analog Input5<br>STOP5 | 1.4 Pin Names and Functions Table 1-1 Pin Names and Functions(2/2) | Pin Name | Pin Number | Input/Output | Functions | |------------------------------|------------|--------------|---------------------------------------------------------| | P36<br>AIN4<br>STOP4 | 31 | IO<br>I | PORT36 Analog Input4 STOP4 | | P35<br>AIN3<br>STOP3 | 30 | IO<br>I | PORT35<br>Analog Input3<br>STOP3 | | P34<br>AIN2<br>STOP2 | 29 | IO<br>I | PORT34<br>Analog Input2<br>STOP2 | | P33<br>AIN1 | 28 | IO<br>I | PORT33<br>Analog Input1 | | P32<br>AIN0 | 27 | IO<br>I | PORT32<br>Analog Input0 | | P31<br>TC4<br>PDO4/PWM4/PPG4 | 26 | 10 | PORT31<br>TC4 input<br>PDO4/PWM4/PPG4 output | | P30<br>TC3<br>PDO3/PWM3 | 25 | 10- | PORT30 TC3 input PDO3/PWM3 output | | XIN | 2 | | Resonator connecting pins for high-frequency clock | | XOUT | 3 | 0 | Resonator connecting pins for high-frequency clock | | RESET | 8 | | Reset signal | | TEST | 4 | | Test pin for out-going test. Normally, be fixed to low. | | VDD | 5 | () | +5V | | VSS | 1 | | 0(GND) | TOSHIBA TMP86F809NG # 2. Operational Description # 2.1 CPU Core Functions The CPU core consists of a CPU, a system clock controller, and an interrupt controller. This section provides a description of the CPU core, the program memory, the data memory, and the reset circuit. # 2.1.1 Memory Address Map The TMP86F809NG memory is composed Flash, RAM, DBR(Data buffer register) and SFR(Special function register). They are all mapped in 64-Kbyte address space. Figure 2-1 shows the TMP86F809NG memory address map. # 2.1.2 Program Memory (Flash) The TMP86F809NG has a 8192 bytes (Address E000H to FFFFH) of program memory (Flash). # 2.1.3 Data Memory (RAM) The TMP86F809NG has 512bytes (Address 0040H to 023FH) of internal RAM. The first 192 bytes (0040H to 00FFH) of the internal RAM are located in the direct area; instructions with shorten operations are available against such an area. The data memory contents become unstable when the power supply is turned on; therefore, the data memory should be initialized by an initialization routine. Example: Clears RAM to "00H". (TMP86F809NG) # 2.2 System Clock Controller The system clock controller consists of a clock generator, a timing generator, and a standby controller. Figure 2-2 System Colck Control ## 2.2.1 Clock Generator The clock generator generates the basic clock which provides the system clocks supplied to the CPU core and peripheral hardware. It contains two oscillation circuits: One for the high-frequency clock and one for the low-frequency clock. Power consumption can be reduced by switching of the standby controller to low-power operation based on the low-frequency clock. The high-frequency (fc) clock and low-frequency (fs) clock can easily be obtained by connecting a resonator between the XIN/XOUT and XTIN/XTOUT pins respectively. Clock input from an external oscillator is also possible. In this case, external clock is applied to XIN/XTIN pin with XOUT/XTOUT pin not connected. Figure 2-3 Examples of Resonator Connection Note: The function to monitor the basic clock directly at external is not provided for hardware, however, with disabling all interrupts and watchdog timers, the oscillation frequency can be adjusted by monitoring the pulse which the fixed frequency is outputted to the port by the program. The system to require the adjustment of the oscillation frequency should create the program for the adjustment in advance. # 2.2.2 Timing Generator The timing generator generates the various system clocks supplied to the CPU core and peripheral hardware from the basic clock (fc or fs). The timing generator provides the following functions. - 1. Generation of main system clock - 2. Generation of divider output (DVO) pulses - 3. Generation of source clocks for time base timer - 4. Generation of source clocks for watchdog timer - 5. Generation of internal source clocks for timer/counters - 6. Generation of warm-up clocks for releasing STOP mode ## 2.2.2.1 Configuration of timing generator The timing generator consists of a 2-stage prescaler, a 21-stage divider, a main system clock generator, and machine cycle counters. An input clock to the 7th stage of the divider depends on the operating mode, SYSCR2<SYSCK> and TBTCR<DV7CK>, that is shown in Figure 2-4. As reset and STOP mode started/canceled, the prescaler and the divider are cleared to "0". Figure 2-4 Configuration of Timing Generator #### **Timing Generator Control Register** - Note 1: In single clock mode, do not set DV7CK to "1". - Note 2: Do not set "1" on DV7CK while the low-frequency clock is not operated stably. - Note 3: fc: High-frequency clock [Hz], fs: Low-frequency clock [Hz], \*: Don't care - Note 4: In SLOW1/2 and SLEEP1/2 modes, the DV7CK setting is ineffective, and fs is input to the 7th stage of the divider. - Note 5: When STOP mode is entered from NORMAL1/2 mode, the DV7CK setting is ineffective during the warm-up period after release of STOP mode, and the 6th stage of the divider is input to the 7th stage during this period. # 2.2.2.2 Machine cycle Instruction execution and peripheral hardware operation are synchronized with the main system clock. The minimum instruction execution unit is called an "machine cycle". There are a total of 10 different types of instructions for the TLCS-870/C Series: Ranging from 1-cycle instructions which require one machine cycle for execution to 10-cycle instructions which require 10 machine cycles for execution. A machine cycle consists of 4 states (S0 to S3), and each state consists of one main system clock. Figure 2-5 Machine Cycle # 2.2.3 Operation Mode Control Circuit The operation mode control circuit starts and stops the oscillation circuits for the high-frequency and low-frequency clocks, and switches the main system clock. There are three operating modes: Single clock mode, dual clock mode and STOP mode. These modes are controlled by the system control registers (SYSCR1 and SYSCR2). Figure 2-6 shows the operating mode transition diagram. # 2.2.3.1 Single-clock mode Only the oscillation circuit for the high-frequency clock is used, and P21 (XTIN) and P22 (XTOUT) pins are used as input/output ports. The main-system clock is obtained from the high-frequency clock. In the single-clock mode, the machine cycle time is 4/fc [s]. #### (1) NORMAL1 mode In this mode, both the CPU core and on-chip peripherals operate using the high-frequency clock. The TMP86F809NG is placed in this mode after reset. #### (2) IDLE1 mode In this mode, the internal oscillation circuit remains active. The CPU and the watchdog timer are halted; however on-chip peripherals remain active (Operate using the high-frequency clock). IDLE1 mode is started by SYSCR2<IDLE> = "1", and IDLE1 mode is released to NORMAL1 mode by an interrupt request from the on-chip peripherals or external interrupt inputs. When the IMF (Interrupt master enable flag) is "1" (Interrupt enable), the execution will resume with the acceptance of the interrupt, and the operation will return to normal after the interrupt service is completed. When the IMF is "0" (Interrupt disable), the execution will resume with the instruction which follows the IDLE1 mode start instruction. #### (3) IDLE0 mode In this mode, all the circuit, except oscillator and the timer-base-timer, stops operation. This mode is enabled by SYSCR2<TGHALT> = "1" When IDLE0 mode starts, the CPU stops and the timing generator stops feeding the clock to the peripheral circuits other than TBT. Then, upon detecting the falling edge of the source clock selected with TBTCR<TBTCK>, the timing generator starts feeding the clock to all peripheral circuits. When returned from IDLE0 mode, the CPU restarts operating, entering NORMAL1 mode back again. IDLE0 mode is entered and returned regardless of how TBTCR<TBTEN> is set. When IMF = "1", EF6 (TBT interrupt individual enable flag) = "1", and TBTCR<TBTEN> = "1", interrupt processing is performed. When IDLE0 mode is entered while TBTCR<TBTEN> = "1", the INTTBT interrupt latch is set after returning to NORMAL1 mode. #### 2.2.3.2 Dual-clock mode Both the high-frequency and low-frequency oscillation circuits are used in this mode. P21 (XTIN) and P22 (XTOUT) pins cannot be used as input/output ports. The main system clock is obtained from the high-frequency clock in NORMAL2 and IDLE2 modes, and is obtained from the low-frequency clock in SLOW and SLEEP modes, The machine cycle time is 4/fc [s] in the NORMAL2 and IDLE2 modes, and 4/fs [s] (122 µs at fs = 32.768 kHz) in the SLOW and SLEEP modes. The TLCS-870/C is placed in the signal-clock mode during reset. To use the dual-clock mode, the low-frequency oscillator should be turned on at the start of a program. # (1) NORMAL2 mode In this mode, the CPU core operates with the high-frequency clock. On-chip peripherals operate using the high-frequency clock and/or low-frequency clock. #### (2) SLOW2 mode In this mode, the CPU core operates with the low-frequency clock, while both the high-frequency clock and the low-frequency clock are operated. As the SYSCR2<SYSCK> becomes "1", the hardware changes into SLOW2 mode. As the SYSCR2<SYSCK> becomes "0", the hardware changes into NORMAL2 mode. As the SYSCR2<XEN> becomes "0", the hardware changes into SLOW1 mode. Do not clear SYSCR2<XTEN> to "0" during SLOW2 mode. #### (3) SLOW1 mode This mode can be used to reduce power-consumption by turning off oscillation of the high-frequency clock. The CPU core and on-chip peripherals operate using the low-frequency clock. Switching back and forth between SLOW1 and SLOW2 modes are performed by SYSCR2<XEN>. In SLOW1 and SLEEP modes, the input clock to the 1st stage of the divider is stopped; output from the 1st to 6th stages is also stopped. #### (4) IDLE2 mode In this mode, the internal oscillation circuit remain active. The CPU and the watchdog timer are halted; however, on-chip peripherals remain active (Operate using the high-frequency clock and/or the low-frequency clock). Starting and releasing of IDLE2 mode are the same as for IDLE1 mode, except that operation returns to NORMAL2 mode. #### (5) SLEEP1 mode In this mode, the internal oscillation circuit of the low-frequency clock remains active. The CPU, the watchdog timer, and the internal oscillation circuit of the high-frequency clock are halted; however, on-chip peripherals remain active (Operate using the low-frequency clock). Starting and releasing of SLEEP mode are the same as for IDLE1 mode, except that operation returns to SLOW1 mode. In SLOW1 and SLEEP1 modes, the input clock to the 1st stage of the divider is stopped; output from the 1st to 6th stages is also stopped. ## (6) SLEEP2 mode The SLEEP2 mode is the idle mode corresponding to the SLOW2 mode. The status under the SLEEP2 mode is same as that under the SLEEP1 mode, except for the oscillation circuit of the high-frequency clock. #### (7) SLEEP0 mode In this mode, all the circuit, except oscillator and the timer-base-timer, stops operation. This mode is enabled by setting "1" on bit SYSCR2<TGHALT>. When SLEEPO mode starts, the CPU stops and the timing generator stops feeding the clock to the peripheral circuits other than TBT. Then, upon detecting the falling edge of the source clock selected with TBTCR<TBTCK>, the timing generator starts feeding the clock to all peripheral circuits. When returned from SLEEP0 mode, the CPU restarts operating, entering SLOW1 mode back again. SLEEP0 mode is entered and returned regardless of how TBTCR<TBTEN> is set. When IMF = "1", EF6 (TBT interrupt individual enable flag) = "1", and TBTCR<TBTEN> = "1", interrupt processing is performed. When SLEEP0 mode is entered while TBTCR<TBTEN> = "1", the INTTBT interrupt latch is set after returning to SLOW1 mode. ## 2.2.3.3 STOP mode In this mode, the internal oscillation circuit is turned off, causing all system operations to be halted. The internal status immediately prior to the halt is held with a lowest power consumption during STOP mode. STOP mode is started by the system control register 1 (SYSCR1), and STOP mode is released by a inputting (Either level-sensitive or edge-sensitive can be programmably selected) to the $\overline{\text{STOP}}$ pin. After the warm-up period is completed, the execution resumes with the instruction which follows the STOP mode start instruction. Note 1: NORMAL1 and NORMAL2 modes are generically called NORMAL; SLOW1 and SLOW2 are called SLOW; IDLE0, IDLE1 and IDLE2 are called IDLE; SLEEP0, SLEEP1 and SLEEP2 are called SLEEP. Note 2: The mode is released by falling edge of TBTCR<TBTCK> setting. Figure 2-6 Operating Mode Transition Diagram Table 2-1 Operating Mode and Conditions | | | $\vee$ | | | | | | |--------------|------------|---------------------------|------------------|-----------------------------|---------|----------------------|-----------------------| | Opera | ating Mode | Osci<br>High<br>Frequency | Low<br>Frequency | CPU Core | ТВТ | Other<br>Peripherals | Machine Cycle<br>Time | | ^ (( | RESET | | | Reset | Reset | Reset | | | | NORMAL1 | Oscillation | | Operate | | Onerate | 4/60[0] | | Single clock | IDLE1 | Oscillation | Stop | | Operate | Operate | 4/fc [s] | | | IDLE0 | | | Halt | | Halt | | | | STOP | Stop | | | Halt | Пан | - | | | NORMAL2 | | | Operate with high frequency | | | 4/fc [s] | | | IDLE2 | Oscillation | Oscillation | Halt | Operate | Operate | | | | SLOW2 | | | Operate with low frequency | | | | | Dual clock | SLEEP2 | | | Halt | | | | | | SLOW1 | | | Operate with low frequency | | | 4/fs [s] | | | SLEEP1 | Stop | | | | | | | | SLEEP0 | | | Halt | | Halt | | | | STOP | | Stop | | Halt | riait | _ | ## System Control Register 1 | SYSCR1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------|------|------|-------|----|----|---|---|----------------------------| | (0038H) | STOP | RELM | RETM | OUTEN | WU | JT | | | (Initial value: 0000 00**) | | STOP | STOP mode start | 0: CPU core and peripherals remain active 1: CPU core and peripherals are halted (Start STOP mode) | | | | |-------|-------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----| | RELM | Release method for STOP mode | 0: Edge-sensitive release 1: Level-sensitive release | | | | | RETM | Operating mode after STOP mode | 0: Return to NORMAL1/2 mode 1: Return to SLOW1 mode | | | R/W | | OUTEN | Port output during STOP mode | 0: High impedance 1: Output kept | | | R/W | | | | | Return to NORMAL mode | Return to SLOW mode | | | WUT | Warm-up time at releasing STOP mode | 00<br>01<br>10<br>11 | 3 x 2 <sup>16</sup> /fc<br>2 <sup>16</sup> /fc<br>3 x 2 <sup>14</sup> /fc<br>2 <sup>14</sup> /fc | 3 x 2 <sup>13</sup> /fs<br>2 <sup>13</sup> /fs<br>3 x 2 <sup>6</sup> /fs<br>2 <sup>6</sup> /fs | R/W | - Note 1: Always set RETM to "0" when transiting from NORMAL mode to STOP mode. Always set RETM to "1" when transiting from SLOW mode to STOP mode. - Note 2: When STOP mode is released with RESET pin input, a return is made to NORMAL1 regardless of the RETM contents. - Note 3: fc: High-frequency clock [Hz], fs: Low-frequency clock [Hz], \*; Don't care - Note 4: Bits 0 and 1 in SYSCR1 are read as undefined data when a read instruction is executed. - Note 5: As the hardware becomes STOP mode under OUTEN = "0", input value is fixed to "0"; therefore it may cause external interrupt request on account of falling edge. - Note 6: When the key-on wakeup is used, RELM should be set to "1". - Note 7: In case of setting as STOP mode is released by a rising edge of STOP pin input, the release setting by STOP5 to STOP2 on STOPCR register is prohibited. - Note 8: Port P20 is used as STOP pin. Therefore, when stop mode is started, OUTEN does not affect to P20, and P20 becomes High-Z mode. - Note 9: The warmig-up time should be set correctly for using oscillator. #### System Control Register 2 SYSCR2 7 6 5 4 3 2 1 0 (0039H) XEN XTEN SYSCK IDLE TGHALT (Initial value: 1000 \*0\*\*) | | XEN | High-frequency oscillator control | Turn off oscillation Turn on oscillation | | |-----|--------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----| | | XTEN | Low-frequency oscillator control | Turn off oscillation Turn on oscillation | R/W | | /// | SYSCK | Main system clock select<br>(Write)/main system clock moni-<br>tor (Read) | 0: High-frequency clock (NORMAL1/NORMAL2/IDLE1/IDLE2) 1: Low-frequency clock (SLOW1/SLOW2/SLEEP1/SLEEP2) | | | // | IDLE | CPU and watchdog timer control (IDLE1/2 and SLEEP1/2 modes) | CPU and watchdog timer remain active CPU and watchdog timer are stopped (Start IDLE1/2 and SLEEP1/2 modes) | | | | TGHALT | TG control (IDLE0 and SLEEP0 modes) | Feeding clock to all peripherals from TG Stop feeding clock to peripherals except TBT from TG. (Start IDLE0 and SLEEP0 modes) | R/W | - Note 1: A reset is applied if both XEN and XTEN are cleared to "0", XEN is cleared to "0" when SYSCK = "0", or XTEN is cleared to "0" when SYSCK = "1". - Note 2: \*: Don't care, TG: Timing generator - Note 3: Bits 3, 1 and 0 in SYSCR2 are always read as undefined value. - Note 4: Do not set IDLE and TGHALT to "1" simultaneously. - Note 5: Because returning from IDLE0/SLEEP0 to NORMAL1/SLOW1 is executed by the asynchronous internal clock, the period of IDLE0/SLEEP0 mode might be shorter than the period setting by TBTCR<TBTCK>. - Note 6: When IDLE1/2 or SLEEP1/2 mode is released, IDLE is automatically cleared to "0". - Note 7: When IDLE0 or SLEEP0 mode is released, TGHALT is automatically cleared to "0". Note 8: Before setting TGHALT to "1", be sure to stop peripherals. If peripherals are not stopped, the interrupt latch of peripherals may be set after IDLE0 or SLEEP0 mode is released. # 2.2.4 Operating Mode Control #### 2.2.4.1 STOP mode STOP mode is controlled by the system control register 1, the STOP pin input and key-on wakeup input (STOP5 to STOP2) which are controlled by the STOP mode release control register (STOPCR). The STOP pin is also used both as a port P20 and an INT5 (external interrupt input 5) pin. STOP mode is started by setting SYSCR1<STOP> to "1". During STOP mode, the following status is maintained. - 1. Oscillations are turned off, and all internal operations are halted. - 2. The data memory, registers, the program status word and port output latches are all held in the status in effect before STOP mode was entered. - 3. The prescaler and the divider of the timing generator are cleared to "0". - 4. The program counter holds the address 2 ahead of the instruction (e.g., [SET (SYSCR1).7]) which started STOP mode. STOP mode includes a level-sensitive mode and an edge-sensitive mode, either of which can be selected with the SYSCR1<RELM>. Do not use any key-on wakeup input (STOP5 to STOP2) for releasing STOP mode in edge-sensitive mode. Note 1: The STOP mode can be released by either the STOP or key-on wakeup pins (STOP5 to STOP2). However, because the STOP pin is different from the key-on wakeup and can not inhibit the release input, the STOP pin must be used for releasing STOP mode. Note 2: During STOP period (from start of STOP mode to end of warm up), due to changes in the external interrupt pin signal, interrupt latches may be set to "1" and interrupts may be accepted immediately after STOP mode is released. Before starting STOP mode, therefore, disable interrupts. Also, before enabling interrupts after STOP mode is released, clear unnecessary interrupt latches. #### (1) Level-sensitive release mode (RELM = "1") In this mode, STOP mode is released by setting the STOP pin high or detecting high or low edge input for the STOP5 to STOP2 pins which are enabled by STOPCR. This mode is used for capacitor backup when the main power supply is cut off and long term battery backup. Even if an instruction for starting STOP mode is executed while STOP pin input is high, STOP mode does not start but instead the warm-up sequence starts immediately. Thus, to start STOP mode in the level-sensitive release mode, it is necessary for the program to first confirm that the STOP pin input is low. The following two methods can be used for confirmation. - 1. Testing a port. - 2. Using an external interrupt input INT5 (INT5 is a falling edge-sensitive input). Example 1: Starting STOP mode from NORMAL mode by testing a port P20. | | LD | (SYSCR1), 01010000B | ; Sets up the level-sensitive release mode | |---------|------|---------------------|--------------------------------------------------------------------| | SSTOPH: | TEST | (P2PRD). 0 | ; Wait until the $\overline{\mbox{STOP}}$ pin input goes low level | | | JRS | F, SSTOPH | | | | DI | | ; IMF $\leftarrow$ 0 | | | SET | (SYSCR1). 7 | ; Starts STOP mode | Example 2 :Starting STOP mode from NORMAL mode with an INT5 interrupt. Figure 2-7 Level-sensitive Release Mode Note 1: Even if the STOP pin input is low after warm-up start, the STOP mode is not restarted. Note 2: In this case of changing to the level-sensitive mode from the edge-sensitive mode, the release mode is not switched until a rising edge of the STOP pin input is detected. pin input is high ## (2) Edge-sensitive release mode (RELM = "0") In this mode, STOP mode is released by a rising edge of the $\overline{\text{STOP}}$ pin input. This is used in applications where a relatively short program is executed repeatedly at periodic intervals. This periodic signal (for example, a clock from a low-power consumption oscillator) is input to the $\overline{\text{STOP}}$ pin. In the edge-sensitive release mode, STOP mode is started even when the $\overline{\text{STOP}}$ pin input is high level. Do not use any STOP5 to STOP2 pin inputs for releasing STOP mode in edge-sensitive release mode. Example: Starting STOP mode from NORMAL mode ; IMF $\leftarrow$ 0 (SYSCR1), 10010000B ; Starts after specified to the edge-sensitive release mode Figure 2-8 Edge-sensitive Release Mode STOP mode is released by the following sequence. - In the dual-clock mode, when returning to NORMAL2, both the high-frequency and low-frequency clock oscillators are turned on; when returning to SLOW1 mode, only the low-frequency clock oscillator is turned on. In the single-clock mode, only the high-frequency clock oscillator is turned on. - 2. A warm-up period is inserted to allow oscillation time to stabilize. During warm up, all internal operations remain halted. Four different warm-up times can be selected with the SYSCR1<WUT> in accordance with the resonator characteristics. - 3. When the warm-up time has elapsed, normal operation resumes with the instruction following the STOP mode start instruction. - Note 1: When the STOP mode is released, the start is made after the prescaler and the divider of the timing generator are cleared to "0". - Note 2: STOP mode can also be released by inputting low level on the RESET pin, which immediately performs the normal reset operation. - Note 3: When STOP mode is released with a low hold voltage, the following cautions must be observed. The power supply voltage must be at the operating voltage level before releasing STOP mode. The RESET pin input must also be "H" level, rising together with the power supply voltage. In this case, if an external time constant circuit has been connected, the RESET pin input voltage will increase at a slower pace than the power supply voltage. At this time, there is a danger that a reset may occur if input voltage level of the RESET pin drops below the non-inverting high-level input voltage (Hysteresis input). Table 2-2 Warm-up Time Example (at fc = 16.0 MHz, fs = 32.768 kHz) | WUT | Warm-up Time [ms] | | | | |-----|-----------------------|---------------------|--|--| | WOT | Return to NORMAL Mode | Return to SLOW Mode | | | | 00 | 12.288 | 750 | | | | 01> | 4.096 | 250 | | | | (10 | 3.072 | 5.85 | | | | 11 | 1.024 | 1.95 | | | Note 1: The warm-up time is obtained by dividing the basic clock by the divider. Therefore, the warm-up time may include a certain amount of error if there is any fluctuation of the oscillation frequency when STOP mode is released. Thus, the warm-up time must be considered as an approximate value. Figure 2-9 STOP Mode Start/Release #### 2.2.4.2 IDLE1/2 mode and SLEEP1/2 mode IDLE1/2 and SLEEP1/2 modes are controlled by the system control register 2 (SYSCR2) and maskable interrupts. The following status is maintained during these modes. - 1. Operation of the CPU and watchdog timer (WDT) is halted. On-chip peripherals continue to operate. - 2. The data memory, CPU registers, program status word and port output latches are all held in the status in effect before these modes were entered. - 3. The program counter holds the address 2 ahead of the instruction which starts these modes. Figure 2-10 IDLE1/2 and SLEEP1/2 Modes #### • Start the IDLE1/2 and SLEEP1/2 modes After IMF is set to "0", set the individual interrupt enable flag (EF) which releases IDLE1/2 and SLEEP1/2 modes. To start IDLE1/2 and SLEEP1/2 modes, set SYSCR2<IDLE> to "1". #### • Release the IDLE1/2 and SLEEP1/2 modes IDLE1/2 and SLEEP1/2 modes include a normal release mode and an interrupt release mode. These modes are selected by interrupt master enable flag (IMF). After releasing IDLE1/2 and SLEEP1/2 modes, the SYSCR2<IDLE> is automatically cleared to "0" and the operation mode is returned to the mode preceding IDLE1/2 and SLEEP1/2 modes. IDLE1/2 and SLEEP1/2 modes can also be released by inputting low level on the $\overline{\text{RESET}}$ pin. After releasing reset, the operation mode is started from NORMAL1 mode. ### (1) Normal release mode (IMF = "0") IDLE1/2 and SLEEP1/2 modes are released by any interrupt source enabled by the individual interrupt enable flag (EF). After the interrupt is generated, the program operation is resumed from the instruction following the IDLE1/2 and SLEEP1/2 modes start instruction. Normally, the interrupt latches (IL) of the interrupt source used for releasing must be cleared to "0" by load instructions. ## (2) Interrupt release mode (IMF = "1") IDLE1/2 and SLEEP1/2 modes are released by any interrupt source enabled with the individual interrupt enable flag (EF) and the interrupt processing is started. After the interrupt is processed, the program operation is resumed from the instruction following the instruction, which starts IDLE1/2 and SLEEP1/2 modes. Note: When a watchdog timer interrupts is generated immediately before IDLE1/2 and SLEEP1/2 modes are started, the watchdog timer interrupt will be processed but IDLE1/2 and SLEEP1/2 modes will not be started. Figure 2-11 IDLE1/2 and SLEEP1/2 Modes Start/Release # 2.2.4.3 IDLE0 and SLEEP0 modes (IDLE0, SLEEP0) IDLE0 and SLEEP0 modes are controlled by the system control register 2 (SYSCR2) and the time base timer control register (TBTCR). The following status is maintained during IDLE0 and SLEEP0 modes. - 1. Timing generator stops feeding clock to peripherals except TBT. - 2. The data memory, CPU registers, program status word and port output latches are all held in the status in effect before IDLE0 and SLEEP0 modes were entered. - 3. The program counter holds the address 2 ahead of the instruction which starts IDLE0 and SLEEP0 modes. Note: Before starting IDLE0 or SLEEP0 mode, be sure to stop (Disable) peripherals. Figure 2-12 IDLE0 and SLEEP0 Modes #### · Start the IDLE0 and SLEEP0 modes Stop (Disable) peripherals such as a timer counter. To start IDLE0 and SLEEP0 modes, set SYSCR2<TGHALT> to "1". #### Release the IDLE0 and SLEEP0 modes IDLE0 and SLEEP0 modes include a normal release mode and an interrupt release mode. These modes are selected by interrupt master flag (IMF), the individual interrupt enable flag of TBT and TBTCR<TBTEN>. After releasing IDLE0 and SLEEP0 modes, the SYSCR2<TGHALT> is automatically cleared to "0" and the operation mode is returned to the mode preceding IDLE0 and SLEEP0 modes. Before starting the IDLE0 or SLEEP0 mode, when the TBTCR<TBTEN> is set to "1", INTTBT interrupt latch is set to "1". IDLE0 and SLEEP0 modes can also be released by inputting low level on the RESET pin. After releasing reset, the operation mode is started from NORMAL1 mode. Note: IDLE0 and SLEEP0 modes start/release without reference to TBTCR<TBTEN> setting. ## (1) Normal release mode (IMF•EF6•TBTCR<TBTEN> = "0" IDLE0 and SLEEP0 modes are released by the source clock falling edge, which is setting by the TBTCR<TBTCK>. After the falling edge is detected, the program operation is resumed from the instruction following the IDLE0 and SLEEP0 modes start instruction. Before starting the IDLE0 or SLEEP0 mode, when the TBTCR<TBTEN> is set to "1", INTTBT interrupt latch is set to "1". ## (2) Interrupt release mode (IMF•EF6•TBTCR<TBTEN> = "1") IDLE0 and SLEEP0 modes are released by the source clock falling edge, which is setting by the TBTCR<TBTCK> and INTTBT interrupt processing is started. - Note 1: Because returning from IDLE0, SLEEP0 to NORMAL1, SLOW1 is executed by the asynchronous internal clock, the period of IDLE0, SLEEP0 mode might be the shorter than the period setting by TBTCR<TBTCK>. - Note 2: When a watchdog timer interrupt is generated immediately before IDLE0/SLEEP0 mode is started, the watchdog timer interrupt will be processed but IDLE0/SLEEP0 mode will not be started. Figure 2-13 IDLE0 and SLEEP0 Modes Start/Release #### 2.2.4.4 SLOW mode SLOW mode is controlled by the system control register 2 (SYSCR2). The following is the methods to switch the mode with the warm-up counter. #### Switching from NORMAL2 mode to SLOW1 mode (1) First, set SYSCR2<SYSCK> to switch the main system clock to the low-frequency clock for SLOW2 mode. Next, clear SYSCR2<XEN> to turn off high-frequency oscillation. Note: The high-frequency clock can be continued oscillation in order to return to NORMAL2 mode from SLOW mode quickly. Always turn off oscillation of high-frequency clock when switching from SLOW mode to stop mode. Example 1: Switching from NORMAL2 mode to SLOW1 mode. SET (SYSCR2). 5 ; SYSCR2<SYSCK> ← (Switches the main system clock to the low-frequency clock for SLOW2) CLR (SYSCR2). 7 ; SYSCR2<XEN> $\leftarrow$ 0 (Turns off high-frequency oscillation) Example 2 :Switching to the SLOW1 mode after low-frequency clock has stabilized. SET (SYSCR2). 6 SYSCR2<XTEN> ← 1 LD (TC3CR), 43H Sets mode for TC4, 3 (16-bit mode, fs for source) LD (TC4CR), 05H ; Sets warming-up counter mode LDW (TTREG3), 8000H ; Sets warm-up time (Depend on oscillator accompanied) DI ; IMF ← 0 SET (EIRH). 3 ; Enables INTTC4 Εļ IMF ← SET (TC4CR). 3 ; Starts TC4, 3 PINTTC4: **CLR** (TC4CR). 3 Stops TC4, 3 CI R (SYSCR2), 5 SET : SYSCR2<SYSCK> ← 1 (Switches the main system clock to the low-frequency clock) (SYSCR2). 7 ; SYSCR2<XEN> $\leftarrow 0$ (Turns off high-frequency oscillation) RETI VINTTC4: DW PINTTC4 ; INTTC4 vector table #### (2) Switching from SLOW1 mode to NORMAL2 mode First, set SYSCR2<XEN> to turn on the high-frequency oscillation. When time for stabilization (Warm up) has been taken by the timer/counter (TC4,TC3), clear SYSCR2<SYSCK> to switch the main system clock to the high-frequency clock. SLOW mode can also be released by inputting low level on the RESET pin. After releasing reset, the operation mode is started from NORMAL1 mode. Note: After SYSCK is cleared to "0", executing the instructions is continued by the low-frequency clock for the period synchronized with low-frequency and high-frequency clocks. Example :Switching from the SLOW1 mode to the NORMAL2 mode (fc = 16 MHz, warm-up time is 4.0 ms). Figure 2-14 Switching between the NORMAL2 and SLOW Modes TOSHIBA TMP86F809NG ### 2.3 Reset Circuit The TMP86F809NG has four types of reset generation procedures: An external reset input, an address trap reset, a watchdog timer reset and a system clock reset. Of these reset, the address trap reset, the watchdog timer and the system clock reset are a malfunction reset. When the malfunction reset request is detected, reset occurs during the maximum 24/fc[s]. The malfunction reset circuit such as watchdog timer reset, address trap reset and system clock reset is not initialized when power is turned on. Therefore, reset may occur during maximum 24/fc[s] (1.5µs at 16.0 MHz) when power is turned on. Table 2-3 shows on-chip hardware initialization by reset action. Table 2-3 Initializing Internal Status by Reset Action | On-chip Hardware | | Initial Value | On-chip Hardware | Initial Value | |--------------------------------------------------------------|-------|-----------------|-------------------------------------------|-----------------------------| | Program counter | (PC) | (FFFEH) | 4() | | | Stack pointer | (SP) | Not initialized | Prescaler and divider of timing generator | | | General-purpose registers<br>(W, A, B, C, D, E, H, L, IX, IY | ′) | Not initialized | | | | Jump status flag | (JF) | Not initialized | Watchdog timer | Enable | | Zero flag | (ZF) | Not initialized | | $\bigcirc$ | | Carry flag | (CF) | Not initialized | | | | Half carry flag | (HF) | Not initialized | Quantity likely as of 1/O years | Defer to I/O part sirevites | | Sign flag | (SF) | Not initialized | Output latches of I/O ports | Refer to I/O port circuitry | | Overflow flag | (VF) | Not initialized | | | | Interrupt master enable flag | (IMF) | (6) | | | | Interrupt individual enable flags | (EF) | | Control variators | Refer to each of control | | Interrupt latches | (IL) | 0 | Control registers | register | | | | , O | RAM | Not initialized | ### 2.3.1 External Reset Input The RESET pin contains a Schmitt trigger (Hysteresis) with an internal pull-up resistor. When the RESET pin is held at "L" level for at least 3 machine cycles (12/fc [s]) with the power supply voltage within the operating voltage range and oscillation stable, a reset is applied and the internal state is initialized. When the RESET pin input goes high, the reset operation is released and the program execution starts at the vector address stored at addresses FFFEH to FFFFH. Figure 2-15 Reset Circuit ### 2.3.2 Address trap reset If the CPU should start looping for some cause such as noise and an attempt be made to fetch an instruction from the on-chip RAM (when WDTCR1<ATAS> is set to "1"), DBR or SFR area, address trap reset will be generated. The reset time is maximum 24/fc[s] (1.5 $\mu$ s at 16.0 MHz). Note: The operating mode under address trapped is alternative of reset or interrupt. The address trap area is alternative. Note 1: Address "a" is on-chip RAM (WDTCR1<ATAS> = "1") space, DBR or SFR area. Note 2: During reset release, reset vector "r" is read out, and an instruction at address "r" is fetched and decoded. Figure 2-16 Address Trap Reset ### 2.3.3 Watchdog timer reset Refer to Section "Watchdog Timer". ### 2.3.4 System clock reset If the condition as follows is detected, the system clock reset occurs automatically to prevent dead lock of the CPU. (The oscillation is continued without stopping.) - In case of clearing SYSCR2<XEN> and SYSCR2<XTEN> simultaneously to "0". - In case of clearing SYSCR2<XEN> to "0", when the SYSCR2<SYSCK> is "0". - In case of clearing SYSCR2<XTEN> to "0", when the SYSCR2<SYSCK> is "1". The reset time is maximum 24/fc (1.5 µs at 16.0 MHz). ## 3. Interrupt Control Circuit The TMP86F809NG has a total of 17 interrupt sources excluding reset, of which 1 source levels are multiplexed. Interrupts can be nested with priorities. Four of the internal interrupt sources are non-maskable while the rest are maskable. Interrupt sources are provided with interrupt latches (IL), which hold interrupt requests, and independent vectors. The interrupt latch is set to "1" by the generation of its interrupt request which requests the CPU to accept its interrupts. Interrupts are enabled or disabled by software using the interrupt master enable flag (IMF) and interrupt enable flag (EF). If more than one interrupts are generated simultaneously, interrupts are accepted in order which is dominated by hardware. However, there are no prioritized interrupt factors among non-maskable interrupts. | | Interrupt Factors | Enable Condition | Interrupt<br>Latch | Vector<br>Address | Priority | |-------------------|---------------------------------------------------------|---------------------------|--------------------|-------------------|----------| | Internal/External | (Reset) | Non-maskable | - 41 | FFFE | 1 | | Internal | INTSWI (Software interrupt) | Non-maskable | 32 | FFFC | 2 | | Internal | INTUNDEF (Executed the undefined instruction interrupt) | Non-maskable | | FFFC | 2 | | Internal | INTATRAP (Address trap interrupt) | Non-maskable | 1L2 | // FFFA | 2 | | Internal | INTWDT (Watchdog timer interrupt) | Non-maskable | IL3 | FFF8 | 2 | | External | ĪNTO | IMF• EF4 = 1, INT0EN = 1 | )IV4 | FFF6 | 5 | | External | INT1 | IMF• EF5 = 1 | IL5 | FFF4 | 6 | | Internal | INTTBT | MF• EF6 = 1 | ) IL6 | FFF2 | 7 | | Internal | INTTC1 | IMF• EF7 = 1 | IL7 | FFF0 | 8 | | Internal | INTRXD | IMF• EF8 = 1 | IL8 | FFEE | 9 | | Internal | INTTXD | IMF• EF9 = 1 | IL9 | FFEC | 10 | | Internal | INTTC3 | IMF• EF10 = 1 | IL10 | FFEA | 11 | | Internal | INTTC4 | IMF• EF11 = 1, IL11ER = 0 | IL11 | FFE8 | 12 | | External | INT3 | IMF• EF11 = 1, IL11ER = 1 | | | | | Internal | INTADC (7) | IMF• EF12 = 1 | IL12 | FFE6 | 13 | | Internal | INTSEL | IMF• EF13 = 1 | IL13 | FFE4 | 14 | | External | INT4 | IMF• EF14 = 1 | IL14 | FFE2 | 15 | | External | INT5 | IMF• EF15 = 1 | IL15 | FFE0 | 16 | - Note 1: The INTSEL register is used to select the interrupt source to be enabled for each multiplexed source level (see 3.3 Interrupt Source Selector (INTSEL)). - Note 2: To use the address trap interrupt (INTATRAP), clear WDTCR1<ATOUT> to "0" (It is set for the "reset request" after reset is cancelled). For details, see "Address Trap". - Note 3: To use the watchdog timer interrupt (INTWDT), clear WDTCR1<WDTOUT> to "0" (It is set for the "Reset request" after reset is released). For details, see "Watchdog Timer". ## 3.1 Interrupt latches (IL15 to IL2) An interrupt latch is provided for each interrupt source, except for a software interrupt and an executed the undefined instruction interrupt. When interrupt request is generated, the latch is set to "1", and the CPU is requested to accept the interrupt if its interrupt is enabled. The interrupt latch is cleared to "0" immediately after accepting interrupt. All interrupt latches are initialized to "0" during reset. The interrupt latches are located on address 003CH and 003DH in SFR area. Each latch can be cleared to "0" individually by instruction. However, IL2 and IL3 should not be cleared to "0" by software. For clearing the interrupt latch, load instruction should be used and then IL2 and IL3 should be set to "1". If the read-modify-write instructions such as bit manipulation or operation instructions are used, interrupt request would be cleared inadequately if interrupt is requested while such instructions are executed. Interrupt latches are not set to "1" by an instruction. Since interrupt latches can be read, the status for interrupt requests can be monitored by software. Note: In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear IMF to "0" (Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF or IL (Enable interrupt by EI instruction) In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute normally on interrupt service routine. However, if using multiple interrupt on interrupt service routine, manipulating EF or IL should be executed before setting IMF="1". Example 1: Clears interrupt latches DI ; IMF $\leftarrow$ 0 LDW (ILL), 1110100000111111B ; IL12, IL10 to IL6 $\leftarrow$ 0/ EI ; IMF $\leftarrow$ 1 Example 2: Reads interrupt latchess LD WA, (ILL) ; W $\leftarrow$ ILH, A $\leftarrow$ ILL Example 3 :Tests interrupt latches TEST (ILL). 7 ; if IL7 = 1 then jump JR F, SSET ### 3.2 Interrupt enable register (EIR) The interrupt enable register (EIR) enables and disables the acceptance of interrupts, except for the non-maskable interrupts (Software interrupt, undefined instruction interrupt, address trap interrupt and watchdog interrupt). Non-maskable interrupt is accepted regardless of the contents of the EIR. The EIR consists of an interrupt master enable flag (IMF) and the individual interrupt enable flags (EF). These registers are located on address 003AH and 003BH in SFR area, and they can be read and written by an instructions (Including read-modify-write instructions such as bit manipulation or operation instructions). ### 3.2.1 Interrupt master enable flag (IMF) The interrupt enable register (IMF) enables and disables the acceptance of the whole maskable interrupt. While IMF = "0", all maskable interrupts are not accepted regardless of the status on each individual interrupt enable flag (EF). By setting IMF to "I", the interrupt becomes acceptable if the individuals are enabled. When an interrupt is accepted, IMF is cleared to "0" after the latest status on IMF is stacked. Thus the maskable interrupts which follow are disabled. By executing return interrupt instruction [RETI/RETN], the stacked data, which was the status before interrupt acceptance, is loaded on IMF again. The IMF is located on bit0 in EIRL (Address: 003AH in SFR), and can be read and written by an instruction. The IMF is normally set and cleared by [EI] and [DI] instruction respectively. During reset, the IMF is initialized to "0". ### 3.2.2 Individual interrupt enable flags (EF15 to EF4) Each of these flags enables and disables the acceptance of its maskable interrupt. Setting the corresponding bit of an individual interrupt enable flag to "1" enables acceptance of its interrupt, and setting the bit to "0" disables acceptance. During reset, all the individual interrupt enable flags (EF15 to EF4) are initialized to "0" and all maskable interrupts are not accepted until they are set to "1". Note: In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear IMF to "0" (Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF or IL (Enable interrupt by EI instruction) In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute normally on interrupt service routine. However, if using multiple interrupt on interrupt service routine, manipulating EF or IL should be executed before setting IMF="1". Example 1 :Enables interrupts individually and sets IMF DI ; IMF ← 0 LDW (EIRL), 1110100010100000B ; EF15 to EF13, EF11, EF7, EF5 $\leftarrow$ 1 Note: IMF should not be set. ΕI ; IMF ← 1 Example 2: C compiler description example unsigned int \_io (3AH) EIRL; /\* 3AH shows EIRL address \_DI(); EIRL = 10100000B; \_EI(); #### Interrupt Latches (Initial value: 00000000 000000\*\*) 15 14 13 12 11 10 8 6 ILH,ILL (003DH, 003CH) IL5 IL15 IL14 IL13 IL12 IL11 IL10 IL9 IL8 IL7 IL6 IL4 IL3 IL2 ILH (003DH) ILL (003CH) | | | at RD | at WR | | |-------------|-------------------|-------------------------|----------------------------------|-----| | IL15 to IL2 | Interrupt latches | 0: No interrupt request | 0: Clears the interrupt request | R/W | | | | 1: Interrupt request | 1: (Interrupt latch is not set.) | | Note 1: To clear any one of bits IL7 to IL4, be sure to write "1" into IL2 and IL3. Note 2: In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear IMF to "0" (Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF or IL (Enable interrupt by EI instruction) In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute normally on interrupt service routine. However, if using multiple interrupt on interrupt service routine, manipulating EF or IL should be executed before setting IMF="1". Note 3: Do not clear IL with read-modify-write instructions such as bit operations. #### Interrupt Enable Registers (Initial value: 00000000 0000\*\*\*0) 4 3 15 14 13 12 11 10 2 0 EIRH,EIRL (003BH, 003AH) EF15 EF5 ÈF4 EF14 EF13 EF12 EF11 EF10 IMF (EF9 EF8 EF7 EF6 EIRL (003AH) EIRH (003BH) | EF15 to EF4 | Individual-interrupt enable flag<br>(Specified for each bit) | Disables the acceptance of each maskable interrupt. Enables the acceptance of each maskable interrupt. | R/W | |-------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-------| | IMF | Interrupt master enable flag | Disables the acceptance of all maskable interrupts Enables the acceptance of all maskable interrupts | 10,00 | Note 1: \*: Don't care Note 2: Do not set IMF and the interrupt enable flag (EF15 to EF4) to "1" at the same time. Note 3: In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear IMF to "0" (Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF or IL (Enable interrupt by EI instruction) In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute normally on interrupt service routine. However, if using multiple interrupt on interrupt service routine, manipulating EF or IL should be executed before setting IMF="1". ### 3.3 Interrupt Source Selector (INTSEL) Each interrupt source that shares the interrupt source level with another interrupt source is allowed to enable the interrupt latch only when it is selected in the INTSEL register. The interrupt controller does not hold interrupt requests corresponding to interrupt sources that are not selected in the INTSEL register. Therefore, the INTSEL register must be set appropriately before interrupt requests are generated. The following interrupt sources share their interrupt source level; the source is selected onnthe register INTSEL. 1. INTTC4 and INT3 share the interrupt source level whose priority is 12. #### Interrupt source selector Note: Always set "0" to bit 5 of INTSEL register. ### 3.4 Interrupt Sequence An interrupt request, which raised interrupt latch, is held, until interrupt is accepted or interrupt latch is cleared to "0" by resetting or an instruction. Interrupt acceptance sequence requires 8 machine cycles (2 $\mu$ s @16 MHz) after the completion of the current instruction. The interrupt service task terminates upon execution of an interrupt return instruction [RETI] (for maskable interrupts) or [RETN] (for non-maskable interrupts). Figure 3-1 shows the timing chart of interrupt acceptance processing. ### 3.4.1 Interrupt acceptance processing is packaged as follows. - a. The interrupt master enable flag (IMF) is cleared to "0" in order to disable the acceptance of any following interrupt. - b. The interrupt latch (IL) for the interrupt source accepted is cleared to "0". - c. The contents of the program counter (PC) and the program status word, including the interrupt master enable flag (IMF), are saved (Pushed) on the stack in sequence of PSW + IMF, PCH, PCL. Meanwhile, the stack pointer (SP) is decremented by 3. - d. The entry address (Interrupt vector) of the corresponding interrupt service program, loaded on the vector table, is transferred to the program counter. - e. The instruction stored at the entry address of the interrupt service program is executed. Note: When the contents of PSW are saved on the stack, the contents of IMF are also saved. Note 1: a: Return address entry address, b: Entry address, c: Address which RETI instruction is stored Note 2: On condition that interrupt is enabled, it takes 38/fc [s] or 38/fs [s] at maximum (If the interrupt latch is set at the first machine cycle on 10 cycle instruction) to start interrupt acceptance processing since its interrupt latch is set. Figure 3-1 Timing Chart of Interrupt Acceptance/Return Interrupt Instruction Example: Correspondence between vector table address for INTTBT and the entry address of the interrupt service program A maskable interrupt is not accepted until the IMF is set to "1" even if the maskable interrupt higher than the level of current servicing interrupt is requested. In order to utilize nested interrupt service, the IMF is set to "1" in the interrupt service program. In this case, acceptable interrupt sources are selectively enabled by the individual interrupt enable flags. To avoid overloaded nesting, clear the individual interrupt enable flag whose interrupt is currently serviced, before setting IMF to "1". As for non-maskable interrupt, keep interrupt service shorten compared with length between interrupt requests; otherwise the status cannot be recovered as non-maskable interrupt would simply nested. ### 3.4.2 Saving/restoring general-purpose registers During interrupt acceptance processing, the program counter (PC) and the program status word (PSW, includes IMF) are automatically saved on the stack, but the accumulator and others are not. These registers are saved by software if necessary. When multiple interrupt services are nested, it is also necessary to avoid using the same data memory area for saving registers. The following methods are used to save/restore the general-purpose registers. #### 3.4.2.1 Using PUSH and POP instructions If only a specific register is saved or interrupts of the same source are nested, general-purpose registers can be saved/restored using the PUSH/POP instructions. ### 3.4.2.2 Using data transfer instructions To save only a specific register without nested interrupts, data transfer instructions are available. Saving/Restoring general-purpose registers using PUSH/POP data transfer instruction Figure 3-2 Saving/Restoring General-purpose Registers under Interrupt Processing ### 3.4.3 Interrupt return Interrupt return instructions [RETI]/[RETN] perform as follows. #### [RETI]/[RETN] Interrupt Return Program counter (PC) and program status word (PSW, includes IMF) are restored from the stack. 2. Stack pointer (SP) is incremented by 3. As for address trap interrupt (INTATRAP), it is required to alter stacked data for program counter (PC) to restarting address, during interrupt service program. Note: If [RETN] is executed with the above data unaltered, the program returns to the address trap area and INTATRAP occurs again. When interrupt acceptance processing has completed, stacked data for PCL and PCH are located on address (SP + 1) and (SP + 2) respectively. Example 1 :Returning from address trap interrupt (INTATRAP) service program PINTxx: POP WA ; Recover SP by 2 LD WA, Return Address PUSH WA SH WA ; Alter stacked data (interrupt processing) RETN ; RETURN Example 2: Restarting without returning interrupt (In this case, PSW (Includes IMF) before interrupt acceptance is discarded.) PINTxx: INC SP ; Recover SP by 3 INC SP (interrupt processing) LD EIRL, data ; Set IMF to "1" or clear it to "0" Restart Address ; Jump into restarting address Interrupt requests are sampled during the final cycle of the instruction being executed. Thus, the next interrupt can be accepted immediately after the interrupt return instruction is executed. Note 1: It is recommended that stack pointer be return to rate before INTATRAP (Increment 3 times), if return interrupt instruction [RETN] is not utilized during interrupt service program under INTATRAP (such as Example Note 2: When the interrupt processing time is longer than the interrupt request generation time, the interrupt service task is performed but not the main task. ## 3.5 Software Interrupt (INTSW) Executing the SWI instruction generates a software interrupt and immediately starts interrupt processing (INTSW is highest prioritized interrupt). Use the SWI instruction only for detection of the address error or for debugging. #### 3.5.1 Address error detection FFH is read if for some cause such as noise the CPU attempts to fetch an instruction from a non-existent memory address during single chip mode. Code FFH is the SWI instruction, so a software interrupt is generated and an address error is detected. The address error detection range can be further expanded by writing FFH to unused areas of the program memory. Address trap reset is generated in case that an instruction is fetched from RAM, DBR or SFR areas. ### 3.5.2 Debugging Debugging efficiency can be increased by placing the SWI instruction at the software break point setting address. ### 3.6 Undefined Instruction Interrupt (INTUNDEF) Taking code which is not defined as authorized instruction for instruction causes INTUNDEF. INTUNDEF is generated when the CPU fetches such a code and tries to execute it. INTUNDEF is accepted even if non-maskable interrupt is in process. Contemporary process is broken and INTUNDEF interrupt process starts, soon after it is requested. Note: The undefined instruction interrupt (INTUNDEF) forces CPU to jump into vector address, as software interrupt (SWI) does. ### 3.7 Address Trap Interrupt (INTATRAP) Fetching instruction from unauthorized area for instructions (Address trapped area) causes reset output or address trap interrupt (INTATRAP). INTATRAP is accepted even if non-maskable interrupt is in process. Contemporary process is broken and INTATRAP interrupt process starts, soon after it is requested. Note: The operating mode under address trapped, whether to be reset output or interrupt processing, is selected on watchdog timer control register (WDTCR). ### 3.8 External Interrupts The TMP86F809NG has 5 external interrupt inputs. These inputs are equipped with digital noise reject circuits (Pulse inputs of less than a certain time are eliminated as noise). Edge selection is also possible with INT1 to INT4. The INT0/P10 pin can be configured as either an external interrupt input pin or an input/output port, and is configured as an input port during reset. Edge selection, noise reject control and $\overline{\text{INT0}}/\text{P10}$ pin function selection are performed by the external interrupt control register (EINTCR). | Source | Pin | Enable Conditions | Release Edge (level) | Digital Noise Reject | |--------|------|-----------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INT0 | ĪNTO | IMF • EF4 • INT0EN=1 | Falling edge | Pulses of less than 2/fc [s] are eliminated as noise. Pulses of 7/fc [s] or more are considered to be signals. In the SLOW or the SLEEP mode, pulses of less than 1/fs [s] are eliminated as noise. Pulses of 3.5/fs [s] or more are considered to be signals. | | INT1 | INT1 | IMF • EF5 = 1 | Falling edge<br>or<br>Rising edge | Pulses of less than 15/fc or 63/fc [s] are eliminated as noise. Pulses of 49/fc or 193/fc [s] or more are considered to be signals. In the SLOW or the SLEEP mode, pulses of less than 1/fs [s] are eliminated as noise. Pulses of 3.5/fs [s] or more are considered to be signals. | | INT3 | INT3 | IMF • EF11 = 1 and IL11ER=1 | Falling edge,<br>Rising edge,<br>Falling and Rising edge<br>or<br>H level | Pulses of less than 7/fc [s] are eliminated as noise. Pulses of 25/fc [s] or more are considered to be signals. In the SLOW or the SLEEP mode, pulses of less than 1/fs [s] are eliminated as noise. Pulses of 3.5/fs [s] or more are considered to be signals. | | INT4 | INT4 | IMF • EF14 = 1 | Falling edge,<br>Rising edge,<br>Falling and Rising edge<br>or<br>H level | Pulses of less than 7/fc [s] are eliminated as noise. Pulses of 25/fc [s] or more are considered to be signals. In the SLOW or the SLEEP mode, pulses of less than 1/fs [s] are eliminated as noise. Pulses of 3.5/fs [s] or more are considered to be signals. | | INT5 | ĪNT5 | IMF • EF15 = 1 | Falling edge | Pulses of less than 2/fc [s] are eliminated as noise. Pulses of 7/fc [s] or more are considered to be signals. In the SLOW or the SLEEP mode, pulses of less than 1/fs [s] are eliminated as noise. Pulses of 3.5/fs [s] or more are considered to be signals. | Note 1: In NORMAL1/2 or IDLE1/2 mode, if a signal with no noise is input on an external interrupt pin, it takes a maximum of "signal establishment time + 6/fs[s]" from the input signal's edge to set the interrupt latch. Note 2: When INT0EN = "0", IL4 is not set even if a falling edge is detected on the INT0 pin input. Note 3: When a pin with more than one function is used as an output and a change occurs in data or input/output status, an interrupt request signal is generated in a pseudo manner. In this case, it is necessary to perform appropriate processing such as disabling the interrupt enable flag. ### External Interrupt Control Register | EINTCR | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|--------|--------|-----|-----|-----|-----|--------|---|----------------------------| | (0037H) | INT1NC | INT0EN | INT | 3ES | INT | 4ES | INT1ES | | (Initial value: 0000 000*) | | INT1NC | Noise reject time select | O: Pulses of less than 63/fc [s] are eliminated as noise 1: Pulses of less than 15/fc [s] are eliminated as noise | R/W | |---------|----------------------------|--------------------------------------------------------------------------------------------------------------------|-----| | INT0EN | P10/INT0 pin configuration | 0: P10 input/output port 1: \overline{\text{INTO}} \text{ pin (Port P10 should be set to an input mode)} | R/W | | INT4 ES | INT4 edge select | 00: Rising edge 01: Falling edge 10: Rising edge and Falling edge 11: "H" level | R/W | | INT3 ES | INT3 edge select | 00: Rising edge 01: Falling edge 10: Rising edge and Falling edge 11: "H" level | R/W | | INT1 ES | INT1 edge select | 0: Rising edge<br>1: Falling edge | R/W | - Note 1: fc: High-frequency clock [Hz], \*: Don't care - Note 2: When the system clock frequency is switched between high and low or when the external interrupt control register (EINTCR) is overwritten, the noise canceller may not operate normally. It is recommended that external interrupts are disabled using the interrupt enable register (EIR). - Note 3: The maximum time from modifying INT1NC until a noise reject time is changed is $2^6$ /fc. - Note 4: In case RESET pin is released while the state of INT3 pin keeps "H" level, the external interrupt 3 request is not generated even if the INT3 edge select is specified as "H" level. The rising edge is needed after RESET pin is released. - Note 5: In case RESET pin is released while the state of INT4 pin keeps "H" level, the external interrupt 4 request is not generated even if the INT4 edge select is specified as "H" level. The rising edge is needed after RESET pin is released. # 4. Special Function Register (SFR) The TMP86F809NG adopts the memory mapped I/O system, and all peripheral control and data transfers are performed through the special function register (SFR) or the data buffer register (DBR). The SFR is mapped on address 0000H to 003FH, DBR is mapped on address 0F80H to 0FFFH. This chapter shows the arrangement of the special function register (SFR) and data buffer register (DBR) for TMP86F809NG. ### 4.1 SFR | Address | Read | Write | | | |---------|---------|---------|--|--| | 0000H | | PODR | | | | 0001H | | PIDR | | | | 0002H | (7, | PZDR | | | | 0003H | F | P3DR | | | | 0004H | Re | eserved | | | | 0005H | Re | eserved | | | | 0006H | Re | eserved | | | | 0007H | Re | eserved | | | | 0008H | Re | eserved | | | | 0009H | /F | P1CR | | | | 000AH | F | P3CR | | | | 000BH | POO | OUTCR | | | | 000CH | POPRD | - | | | | 000DH | P2PRD | - | | | | 000EH | AC | OCCR1 | | | | 000FH | AL | OCCR2 | | | | 0010H | TC | 1DRAL | | | | 0011H | TC TC | 1DRAH | | | | 0012H | TC1DRBL | | | | | 0013H | TC | 1DRBH | | | | 0014H | T | C1CR | | | | 0015H | Re | eserved | | | | 0016H | Re | eserved | | | | 0017H | Re | eserved | | | | 0018H | Re | eserved | | | | 0019H | Re | eserved | | | | 001AH | T | C3CR | | | | 001BH | T | C4CR | | | | 001CH | TI | TREG3 | | | | 001DH | | TREG4 | | | | 001EH | PV | VREG3 | | | | 001FH | PV | VREG4 | | | | 0020H | ADCDR2 | - | | | | 0021H | ADCDR1 | - | | | | 0022H | Re | eserved | | | | 0023H | | eserved | | | | 0024H | Re | eserved | | | | 0025H | UARTSR | UARTCR1 | | | | Address | Read | Write | |---------|-------|----------| | 0026H | - | UARTCR2 | | 0027H | RDBUF | TDBUF | | 0028H | SESR | - | | 0029H | SE | EDR | | 002AH | SE | :CR | | 002BH | Res | erved | | 002CH | Res | erved | | 002DH | Res | erved | | 002EH | Res | erved | | 002FH | Res | erved | | 0030H | Res | erved | | 0031H | - | STOPCR | | 0032H | Res | erved | | 0033H | Res | erved | | 0034H | . (0) | WDTCR1 | | 0035H | (/ | WDTCR2 | | 0036H | TB | TCR | | 0037H | EÍN | TCR O | | 0038H | SYS | SCR1 | | 0039H | SYS | SCR2 | | 003AH | EI | IRL (//) | | 003BH | A P | RH | | 003CH | | LL \\ | | 003DH | | LPF // | | 003EH | INT | SEL | | 003FH | PS PS | SW | Note 1: Do not access reserved areas by the program. Note 2: -; Cannot be accessed. Note 3: Write-only registers and interrupt latches cannot use the read-modify-write instructions (Bit manipulation instructions such as SET, CLR, etc. and logical operation instructions such as AND, OR, etc.). TOSHIBA TMP86F809NG ### 4.2 DBR Note 1: Do not access reserved areas by the program. Note 2: -; Cannot be accessed. Note 3: Write-only registers and interrupt latches cannot use the read-modify-write instructions (Bit manipulation instructions such as SET, CLR, etc. and logical operation instructions such as AND, OR, etc.). ## 5. I/O Ports The TMP86F809NG have 4 parallel input/output ports as follows. | | Primary Function | Secondary Functions | |---------|------------------|-----------------------------------------------------------------------------------------------------------------------------| | Port P0 | 8-bit I/O port | External interrupt input, Timer/Counter input/output, serial interface input/output, serial PROM mode control input/output. | | Port P1 | 7-bit I/O port | External interrupt input and divider output | | Port P2 | 3-bit I/O port | External interrupt input and STOP mode release signal input | | Port P3 | 8-bit I/O port | Analog input, STOP mode release signal input and Timer/Counter input/output | Each output port contains a latch, which holds the output data. All input ports do not have latches, so the external input data should be externally held until the input data is read from outside or reading should be performed several timer before processing. Figure 5-1 shows input/output timing examples. External data is read from an I/O port in the S1 state of the read cycle during execution of the read instruction. This timing cannot be recognized from outside, so that transient input such as chattering must be processed by the program. Output data changes in the S2 state of the write cycle during execution of the instruction which writes to an I/O port. Note: The positions of the read and write cycles may vary, depending on the instruction. Figure 5-1 Input/Output Timing (Example) ### 5.1 P0 (P07 to P00) Port (High Current) The P0 port is an 8-bit input/output port shared with external interrupt input, SEI serial interface input/output, and UART and 16-bit timer counter input/output. When using this port as an input port or for external interrupt input, SEI serial interface input/output, or UART input/output, set the output latch to 1. When using this port as an output port, the output latch data (P0DR) is output to the P0 port. When reset, the output latch (P0DR) and the push-pull control register (P0OUTCR) are initialized to 1 and 0, respectively. The P0 port allows its output circuit to be selected between N-channel open-drain output or push-pull output by the P0OUTCR register. When using this port as an input port, set the POOUTCR register's corresponding bit to 0 after setting the PODR to The P0 port has independent data input registers. To inspect the output latch status, read the P0DR register. To inspect the pin status, read the P0PRD register. In the serial PROM mode, P02 pin used as a BOOT/RXD0 pin, P03 pin used as a TXD0 pin. For details, see "Serial PROM Mode Setting". In the MCU mode, P01 pin used as a RXD pin, P00 pin used as a TXD pin. TOSHIBA TMP86F809NG ### 5.2 P1 (P16 to P10) Port The P1 port is a 7-bit input/output port that can be specified for input or output bitwise. The P1 Port Input/output Control Register (P1CR) is used to specify this port for input or output. When reset, the P1CR register is initialized to 0, with the P1 port set for input mode. The P1 port output latch is initialized to 0. The P1 port is shared with external interrupt input and divider output. When using the P1 port as function pin, set its input pins for input mode. For the output pins, first set their output latches to 1 before setting the pins for output mode. Note that the P11 pin is an external interrupt input. (When used as an output port, its interrupt latch is set at the rising or falling edge.) The P10 pin can be used as an input/output port or an external interrupt input by selecting its function with the External Interrupt Control Register (INT0EN). When reset, the P10 pin is chosen to be an input port. ### 5.3 P2 (P22 to P20) Port The P2 port is a 3-bit input/output port shared with external interrupt input, STOP canceling signal input, and low-frequency resonator connecting pin. When using this port as an input port or function pin, set the output latch to 1. The output latch is initialized to 1 when reset. When operating in dual-clock mode, connect a low-frequency resonator (32.768 kHz) to the P21 (XTIN) and P22 (XTOUT) pins. When operating in single-clock mode, the P21 and P22 pins can be used as ordinary input/output ports. We recommend using the P20 pin for external interrupt input or STOP canceling signal input or as an input port. (When used as an output port, the interrupt latch is set by a falling edge.) The P2 port has independent data input registers. To inspect the output latch status, read the P2DR register. To inspect the pin status, read the P2PRD register. When the P2DR or P2PRD read instruction is executed for the P2 port, the values read from bits 7 to 3 are indeterminate. Note: The P20 pin is shared with the STOP pin, so that when in STOP mode, its output goes to a High-Z state regardless of the OUTEN status. TOSHIBA TMP86F809NG ### 5.4 P3 (P37 to P30) Port The P3 port is an 8-bit input/output port that can be specified for input or output bitwise, and is shared with analog input, key-on wakeup input, and 8-bit timer counter input/output. The P3 Port Input/output Control Register (P3CR) and ADCCR1<AINDS> are used to specify this port for input or output. When reset, the P3CR register and P3DR are cleared to 0, while AINDS is set to 1, so that P37 to P30 function as input port. When using the P3 port as an input port, set AINDS = 1 while at the same time setting the P3CR register to 0. When using the P3 port for analog input, set AINDS = 0 and the pins selected with ADCCR1<SAIN > are set for analog input no matter what values are set in the P3DR and P3CR. When using the P3 port as an output port, set the P3CR to 1 and the pin associated with that bit is set for output mode, so that P3DR (output latch data) is output from that pin. When an input instruction is executed for the P3 port while using the AD converter, the pins selected for analog input read in the P3DR value into the internal circuit and those not selected for analog input read in a 1 or 0 according to the logic level on each pin. Even when an output instruction is executed, no latch data are forwarded to the pins selected for analog input. Any pins of the P3 port which are not used for analog input can be used as input/output ports. During AD conversion, however, avoid executing output instructions on these ports, because this is necessary to maintain the accuracy of conversion. Also, during AD conversion, take care not to enter a rapidly changing signal to any port adjacent to analog input. Figure 5-5 P3 Port <P3 Port Input/Output> | | Analog Input Mode | Input Mode | Output Mode | |-------|-------------------|-------------------------------------------------|-----------------------------------------| | P3CR | | | 1 /2 | | AINDS | 0 | $( \langle // $ | 1 (()) | | P3DR | 0 | | * \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | Note 1: When using the port for key-on wakeup input (STOP2 to 5), set the P3CR register's corresponding bits to 0. Note 2: P30 and P31 are hysteresis inputs. P34 to P37 become hysteresis inputs only during key-on wakeup. Note 3: Input status on ports set for input mode are read in into the internal circuit. Therefore, when using the ports in a mixture of input and output modes, the contents of the output latches for the ports that are set for input mode may be rewritten by TOSHIBA TMP86F809NG # 6. Time Base Timer (TBT) The time base timer generates time base for key scanning, dynamic displaying, etc. It also provides a time base timer interrupt (INTTBT). ### 6.1 Time Base Timer ### 6.1.1 Configuration Figure 6-1 Time Base Timer configuration ### 6.1.2 Control Time Base Timer is controlled by Time Base Timer control register (TBTCR). Time Base Timer Control Register | < | TBTEN | Time Base Timer<br>enable / disable | 0: Disab<br>1: Enab | | | | | |---|-------|------------------------------------------------------|---------------------|--------------------|--------------------|--------------------|-----| | | | | | NORMAL1/2, | IDLE1/2 Mode | SLOW1/2 | | | | | | | DV7CK = 0 | DV7CK = 1 | SLEEP1/2<br>Mode | | | | | | 000 | fc/2 <sup>23</sup> | fs/2 <sup>15</sup> | fs/2 <sup>15</sup> | | | | ~ | | 001 | fc/2 <sup>21</sup> | fs/2 <sup>13</sup> | fs/2 <sup>13</sup> | | | | ТВТСК | Time Base Timer interrupt<br>Frequency select : [Hz] | 010 | fc/2 <sup>16</sup> | fs/2 <sup>8</sup> | - | R/W | | | | | 011 | fc/2 <sup>14</sup> | fs/2 <sup>6</sup> | - | | | | | | 100 | fc/2 <sup>13</sup> | fs/2 <sup>5</sup> | - | | | | | | 101 | fc/2 <sup>12</sup> | fs/2 <sup>4</sup> | - | | | | | | 110 | fc/2 <sup>11</sup> | fs/2 <sup>3</sup> | - | | | | | | 111 | fc/2 <sup>9</sup> | fs/2 | - | | Note 1: fc; High-frequency clock [Hz], fs; Low-frequency clock [Hz], \*; Don't care Note 2: The interrupt frequency (TBTCK) must be selected with the time base timer disabled (TBTEN="0"). (The interrupt frequency must not be changed with the disable from the enable state.) Both frequency selection and enabling can be performed simultaneously. Example :Set the time base timer frequency to fc/2<sup>16</sup> [Hz] and enable an INTTBT interrupt. LD (TBTCR), 00000010B ; TBTCK $\leftarrow$ LD (TBTCR), 00001010B ; TBTEN $\leftarrow$ DI ; IMF $\leftarrow$ SET (EIRL). 6 Table 6-1 Time Base Timer Interrupt Frequency (Example: fc = 16,0 MHz, fs = 32.768 kHz) | ТВТСК | Time Base Timer Interrupt Frequency [Hz] | | | | | | | | |-------|------------------------------------------|-------------------------|------------------------|--|--|--|--|--| | IBICK | NORMAL1/2, IDLE1/2 Mode | NORMAL1/2, IDLE1/2 Mode | SLOW1/2, SLEEP1/2 Mode | | | | | | | | DV7CK = 0 | DV7CK=1 | | | | | | | | 000 | 1.91 | 1 | \$ (P) | | | | | | | 001 | 7.63 | 4 | 4 | | | | | | | 010 | 244.14 | 128 | | | | | | | | 011 | 976.56 | 512 | | | | | | | | 100 | 1953.13 | 1024 | (7/6) - | | | | | | | 101 | 3906.25 | 2048 | - | | | | | | | 110 | 7812.5 | 4096 | _ | | | | | | | 111 | 31250 | 16384 | _ | | | | | | #### 6.1.3 Function An INTTBT ( Time Base Timer Interrupt ) is generated on the first falling edge of source clock ( The divider output of the timing generato which is selected by TBTCK.) after time base timer has been enabled. The divider is not cleared by the program; therefore, only the first interrupt may be generated ahead of the set interrupt period (Figure 6-2). Figure 6-2 Time Base Timer Interrupt ## 6.2 Divider Output (DVO) Approximately 50% duty pulse can be output using the divider output circuit, which is useful for piezoelectric buzzer drive. Divider output is from $\overline{DVO}$ pin. Figure 6-3 Divider Output #### 6.2.2 Control The Divider Output is controlled by the Time Base Timer Control Register. Note: Selection of divider output frequency (DVOCK) must be made while divider output is disabled (DVOEN="0"). Also, in other words, when changing the state of the divider output frequency from enabled (DVOEN="1") to disable(DVOEN="0"), do not change the setting of the divider output frequency. Example :1.95 kHz pulse output (fc = 16.0 MHz) LD (TBTCR), 00000000B ; DVOCK $\leftarrow$ "00" LD (TBTCR), 10000000B ; DVOEN $\leftarrow$ "1" Table 6-2 Divider Output Frequency (Example: fc = 16.0 MHz, fs = 32.768 kHz) | | Divider Output Frequency [Hz] | | | | | | | | |-------|-------------------------------|-------------------|---------|--|--|--|--|--| | DVOCK | NORMAL1/2, | SLOW1/2, SLEEP1/2 | | | | | | | | | DV7CK = 0 | DV7CK = 1 | Mode | | | | | | | 00 | 1.953 k | 1.024 k | 1.024 k | | | | | | | 01 | 3.906 k | 2.048 k | 2.048 k | | | | | | | 10 | 7.813 k | 4.096 k | 4.096 k | | | | | | | 11 | 15.625 k | 8.192 k | 8.192 k | | | | | | TOSHIBA TMP86F809NG # 7. Watchdog Timer (WDT) The watchdog timer is a fail-safe system to detect rapidly the CPU malfunctions such as endless loops due to spurious noises or the deadlock conditions, and return the CPU to a system recovery routine. The watchdog timer signal for detecting malfunctions can be programmed only once as "reset request" or "interrupt request". Upon the reset release, this signal is initialized to "reset request". When the watchdog timer is not used to detect malfunctions, it can be used as the timer to provide a periodic interrupt. Note: Care must be taken in system design since the watchdog timer functions are not be operated completely due to effect of disturbing noise. ### 7.2 Watchdog Timer Control The watchdog timer is controlled by the watchdog timer control registers (WDTCR1 and WDTCR2). The watchdog timer is automatically enabled after the reset release. ### 7.2.1 Malfunction Detection Methods Using the Watchdog Timer The CPU malfunction is detected, as shown below. - 1. Set the detection time, select the output, and clear the binary counter. - 2. Clear the binary counter repeatedly within the specified detection time. If the CPU malfunctions such as endless loops or the deadlock conditions occur for some reason, the watchdog timer output is activated by the binary-counter overflow unless the binary counters are cleared. When WDTCR1<WDTOUT> is set to "1" at this time, the reset request is generated and then internal hardware is initialized. When WDTCR1<WDTOUT> is set to "0", a watchdog timer interrupt (INTWDT) is generated. The watchdog timer temporarily stops counting in the STOP mode including the warm-up or IDLE/SLEEP mode, and automatically restarts (continues counting) when the STOP/IDLE/SLEEP mode is inactivated. Note: The watchdog timer consists of an internal divider and a two-stage binary counter. When the clear code 4EH is written, only the binary counter is cleared, but not the internal divider. The minimum binary-counter overflow time, that depends on the timing at which the clear code (4EH) is written to the WDTCR2 register, may be 3/4 of the time set in WDTCR1<WDTT>. Therefore, write the clear code using a cycle shorter than 3/4 of the time set to WDTCR1<WDTT>. Example :Setting the watchdog timer detection time to $2^{21}$ /fc [s], and resetting the CPU malfunction detection ### Watchdog Timer Control Register 1 | WDTCR1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---|---|--------|---------|-------|----|----|--------|----------------------------| | (0034H) | | | (ATAS) | (ATOUT) | WDTEN | WD | ΓT | WDTOUT | (Initial value: **11 1001) | | WDTEN | Watchdog timer enable/disable | Disable (Writing the disable code to WDTCR2 is required.) Enable | | | | | | |--------|-----------------------------------|----------------------------------------------------------------------|------------------------|---------------------|---------------------|---------------|--| | | | | NORMAL1/2 mode SLOW1/2 | | | | | | WDTT | | | DV7CK = 0 | DV7CK = 1 | mode | Write<br>only | | | | Watchdog timer detection time [s] | 00 | 2 <sup>25</sup> /fc | 2 <sup>17</sup> /fs | 2 <sup>17</sup> /fs | | | | | | 01 | 2 <sup>23</sup> /fc | 2 <sup>15</sup> /fs | 2 <sup>15</sup> fs | | | | | | 10 | 2 <sup>21</sup> fc | 2 <sup>13</sup> /fs | 2 <sup>13</sup> fs | | | | | | 11 | 2 <sup>19</sup> /fc | 2 <sup>11</sup> /fs | 2 <sup>11</sup> /fs | | | | WDTOUT | Watchdog timer output select | 0: Interrupt request 1: Reset request | | | | | | - Note 1: After clearing WDTOUT to "0", the program cannot set it to "1". - Note 2: fc: High-frequency clock [Hz], fs: Low-frequency clock [Hz], \*: Don't care - Note 3: WDTCR1 is a write-only register and must not be used with any of read-modify-write instructions. If WDTCR1 is read, a don't care is read. - Note 4: To activate the STOP mode, disable the watchdog timer or clear the counter immediately before entering the STOP mode. After clearing the counter, clear the counter again immediately after the STOP mode is inactivated. - Note 5: To clear WDTEN, set the register in accordance with the procedures shown in "1.2.3 Watchdog Timer Disable". #### Watchdog Timer Control Register 2 | WDTCR2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | <u>.</u> | | |---------|-------|-------|--------------|---------------|----------|-----------------------------------------|--------------|-------------|----------------------------|-------| | (0035H) | | | | | -// ~ | | | \ // | (Initial value: **** ****) | | | · | | | | | $\cup$ | | | \\/ | _ | | | | | | | | 4EH: Cle | ear the wa | atchdog time | er binary c | ounter (Clear code) | | | | WDTCR | Write | | | B1H: Dis | sable the | watchdog tir | mer (Disab | ole code) | Write | | | WDICK | Watch | ndog timer c | ontrol code | D2H: En | D2H: Enable assigning address trap area | | | | | | | | | | $\rightarrow$ | Others: | Invalid | | | | | Note 1: The disable code is valid only when WDTCR1<WDTEN> = 0. Note 2: \*: Don't care Note 3: The binary counter of the watchdog timer must not be cleared by the interrupt task. Note 4: Write the clear code 4EH using a cycle shorter than 3/4 of the time set in WDTCR1<WDTT>. # 7.2.2 Watchdog Timer Enable Setting WDTCR1<WDTEN> to "1" enables the watchdog timer. Since WDTCR1<WDTEN> is initialized to "1" during reset, the watchdog timer is enabled automatically after the reset release. ## 7.2.3 Watchdog Timer Disable To disable the watchdog timer, set the register in accordance with the following procedures. Setting the register in other procedures causes a malfunction of the microcontroller. - 1. Set the interrupt master flag (IMF) to "0". - 2. Set WDTCR2 to the clear code (4EH). - 3. Set WDTCR1<WDTEN> to "0". - 4. Set WDTCR2 to the disable code (B1H). Note: While the watchdog timer is disabled, the binary counters of the watchdog timer are cleared. Example :Disabling the watchdog timer DI : IMF ← 0 LD (WDTCR2), 04EH : Clears the binary coutner LDW (WDTCR1), 0B101H : WDTEN ← 0, WDTCR2 ← Disable code Table 7-1 Watchdog Timer Detection Time (Example: fc = 16.0 MHz, fs = 32.768 kHz) | | Watchdog Timer Detection Time[s] | | | | | | | | | |------|----------------------------------|-----------|--------|--|--|--|--|--|--| | WDTT | NORMAL1/2 mode SLC | | | | | | | | | | | DV7CK = 0 | DV7CK = 1 | mode | | | | | | | | 00 | 2.097 | 4 | 4 | | | | | | | | 01 | 524.288 m | 1 | 1 | | | | | | | | 10 | 131.072 m | 250 m | 250 m | | | | | | | | 11 | 32.768 m | 62.5 m | 62.5 m | | | | | | | ## 7.2.4 Watchdog Timer Interrupt (INTWDT) When WDTCR1<WDTOUT> is cleared to "0", a watchdog timer interrupt request (INTWDT) is generated by the binary-counter overflow. A watchdog timer interrupt is the non-maskable interrupt which can be accepted regardless of the interrupt master flag (IMF). When a watchdog timer interrupt is generated while the other interrupt including a watchdog timer interrupt is already accepted, the new watchdog timer interrupt is processed immediately and the previous interrupt is held pending. Therefore, if watchdog timer interrupts are generated continuously without execution of the RETN instruction, too many levels of nesting may cause a malfunction of the microcontroller. To generate a watchdog timer interrupt, set the stack pointer before setting WDTCR1<WDTOUT>. Example: Setting watchdog timer interrupt LD SP, 023FH : Sets the stack pointer LD (WDTCR1), 00001000B : WDTOUT $\leftarrow$ 0 ## 7.2.5 Watchdog Timer Reset When a binary-counter overflow occurs while WDTCR1<WDTOUT> is set to "1", a watchdog timer reset request is generated. When a watchdog timer reset request is generated, the internal hardware is reset. The reset time is maximum 24/fc [s] (1.5 $\mu$ s @ fc = 16.0 MHz). Note: When a watchdog timer reset is generated in the SLOW1 mode, the reset time is maximum 24/fc (high-frequency clock) since the high-frequency clock oscillator is restarted. However, when crystals have inaccuracies upon start of the high-frequency clock oscillator, the reset time should be considered as an approximate value because it has slight errors. Figure 7-2 Watchdog Timer Interrupt ## 7.3 Address Trap The Watchdog Timer Control Register 1 and 2 share the addresses with the control registers to generate address traps. ## 7.3.1 Selection of Address Trap in Internal RAM (ATAS) WDTCR1<ATAS> specifies whether or not to generate address traps in the internal RAM area. To execute an instruction in the internal RAM area, clear WDTCR1<ATAS> to "0". To enable the WDTCR1<ATAS> setting, set WDTCR1<ATAS> and then write D2H to WDTCR2. Executing an instruction in the SFR or DBR area generates an address trap unconditionally regardless of the setting in WDTCR1<ATAS>. ## 7.3.2 Selection of Operation at Address Trap (ATOUT) When an address trap is generated, either the interrupt request or the reset request can be selected by WDTCR1<ATOUT>. ## 7.3.3 Address Trap Interrupt (INTATRAP) While WDTCR1<ATOUT> is "0", if the CPU should start looping for some cause such as noise and an attempt be made to fetch an instruction from the on-chip RAM (while WDTCR1<ATAS> is "1"), DBR or the SFR area, address trap interrupt (INTATRAP) will be generated. An address trap interrupt is a non-maskable interrupt which can be accepted regardless of the interrupt master flag (IMF). When an address trap interrupt is generated while the other interrupt including a watchdog timer interrupt is already accepted, the new address trap is processed immediately and the previous interrupt is held pending. Therefore, if address trap interrupts are generated continuously without execution of the RETN instruction, too many levels of nesting may cause a malfunction of the microcontroller. To generate address trap interrupts, set the stack pointer beforehand. ## 7.3.4 Address Trap Reset While WDTCR1<ATOUT> is "1", if the CPU should start looping for some cause such as noise and an attempt be made to fetch an instruction from the on-chip RAM (while WDTCR1<ATAS> is "1"), DBR or the SFR area, address trap reset will be generated. When an address trap reset request is generated, the internal hardware is reset. The reset time is maximum 24/fc [s] (1.5 $\mu s$ @ fc = 16.0 MHz). Note: When an address trap reset is generated in the SLOW1 mode, the reset time is maximum 24/fc (high-frequency clock) since the high-frequency clock oscillator is restarted. However, when crystals have inaccuracies upon start of the high-frequency clock oscillator, the reset time should be considered as an approximate value because it has slight errors. **TOSHIBA** TMP86F809NG # 8. 16-Bit TimerCounter 1 (TC1) # 8.1 Configuration Figure 8-1 TimerCounter 1 (TC1) ### 8.2 TimerCounter Control The TimerCounter 1 is controlled by the TimerCounter 1 control register (TC1CR) and two 16-bit timer registers (TC1DRA and TC1DRB). | imer Regist | ter | | | | | | | | | | | | | | | |------------------|------------------------------------|-----------------------------------------------------------------------------------------|----------------------|-----------------------|-------------------------------------------------------|-----------------------|-------------------|----------|-----------|-------------|-------------------|-------------------|---------|----------------|-----| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 3 | 2 | 1 | 0 | | TC1DRA | | | | TC1DRA | H (0011H | 1) | | | | | TO <sub>1</sub> | DRAL (00 | 10H) | | | | (0011H, 0010H) | | (Ir | nitial va | alue: 111 | 1 1111 1 | 111 1111 | ) | | | | | Read/Write | ) | | | | TC1DRB | | | | | H (0013H | | | | | | _\/_ | DRBL (00 | | | | | (0013H, 0012H) | | | | | 1 1111 11 | 111 1111 | ) | | R | ead/Write ( | Write enal | oled only in | the PPG | output mo | de) | | TimerCou | | 6 | Keg | 5 | 4 | 3 | | 2 | 1 | 0 | > | .< | | > | | | TC1CR<br>(0014H) | 7<br>TFF1 | FF1 ACAP1 MCAP1 MCAP1 METT1 MPPG1 TC1S TC1CK TC1M Read/Write (Initial value: 0000 0000) | | | | | | | | | | | | | | | TFF1 | Timer F/F1 | 1 control | | 0: Clea | r | | 4 | | $\supset$ | 1: Set | | | | | R/W | | ACAP1 | Auto captu | ire contro | ı | 0:Auto- | capture d | lisable | | | | 1:Auto | o-capture | enable | | | | | MCAP1 | Pulse widt | | e- | 0:Doub | le edge c | apture | 1 | > | | 1:Sing | le edge c | apture | | | R/W | | METT1 | External tri | | er | 0:Trigg | er start | | | | | 1:Trig | ger start a | nd stop | | | | | MPPG1 | PPG outpu | ut control | | 0:Conti | nuous pu | lse gene | ration | | | 1:One | -shot | | | | | | | | | | | | | 7 | | Time | er Extrig | - Even | t Win-<br>dow | Pulse | PPG | | | | | | | | p and cou | | ar | 1 | 170 | 0 | 0 | 0 | 0 | 0 | • | | | | | | | mmand st | | | | 0 | _ | | _ | - | 0 | | | TC1S | TC1 start of | control | | Ris | ing edge<br>ing edge<br>sitive logic | (Ex-tri<br>count (E | vent) | llse/PPG | ) – | 0 | 0 | 0 | 0 | 0 | R/W | | | 5 | 2 | \\<br>\!\ | Fal | ing edge<br>ling edge<br>gative log | (Ex-tri | vent) | ilse/PPG | ) _ | 0 | 0 | 0 | 0 | 0 | | | _ | | | | | 4 | DV7C | NC<br>SK = 0 | RMAL1 | 2, IDLE1 | | 7CK = 1 | | Divider | SLOW,<br>SLEEP | | | | | ٧. | . ^ | 2 00 | $\rightarrow$ | $\vee$ | | | | | | | D)/0 | mode | | | TC1CK | TC1CK TC1 source clock select [Hz] | | $\wedge$ | 00 fc/2 <sup>11</sup> | | | fs/2 <sup>3</sup> | | | | DV9 | fs/2 <sup>3</sup> | R/W | | | | | | | 01 fc/2 <sup>7</sup> | | | fc/2 <sup>7</sup> DV5 | | | | | - | | | | | | | $\rightarrow$ | | | 10 | > | fc/ | 23 | | | | fc/2 <sup>3</sup> | | DV1 | _ | | | | | | | 11 | or/ovtor- | al trians : | time=/s: | | | ock (TC1 pi | n input) | | | | | | TC1M | TC1 opera | ating mode | е | 01: Wir<br>10: Pul | er/externation<br>ndow mod<br>se width r<br>G (Progra | de<br>measurer | ment mo | ode | | | | | | | R/W | Note 1: fc: High-frequency clock [Hz], fs: Low-frequency clock [Hz] Note 2: The timer register consists of two shift registers. A value set in the timer register becomes valid at the rising edge of the first source clock pulse that occurs after the upper byte (TC1DRAH and TC1DRBH) is written. Therefore, write the lower byte and the upper byte in this order (it is recommended to write the register with a 16-bit access instruction). Writing only the lower byte (TC1DRAL and TC1DRBL) does not enable the setting of the timer register. Note 3: To set the mode, source clock, PPG output control and timer F/F control, write to TC1CR1 during TC1S=00. Set the timer F/F1 control until the first timer start after setting the PPG mode. - Note 4: Auto-capture can be used only in the timer, event counter, and window modes. - Note 5: To set the timer registers, the following relationship must be satisfied. TC1DRA > TC1DRB > 1 (PPG output mode), TC1DRA > 1 (other modes) - Note 6: Set TFF1 to "0" in the mode except PPG output mode. - Note 7: Set TC1DRB after setting TC1M to the PPG output mode. - Note 8: When the STOP mode is entered, the start control (TC1S) is cleared to "00" automatically, and the timer stops. After the STOP mode is exited, set the TC1S to use the timer counter again. - Note 9: Use the auto-capture function in the operative condition of TC1. A captured value may not be fixed if it's read after the execution of the timer stop or auto-capture disable. Read the capture value in a capture enabled condition. - Note 10:Since the up-counter value is captured into TC1DRB by the source clock of up-counter after setting TC1CR<ACAP1> to "1". Therefore, to read the captured value, wait at least one cycle of the internal source clock before reading TC1DRB for the first time. ### 8.3 Function TimerCounter 1 has six types of operating modes: timer, external trigger timer, event counter, window, pulse width measurement, programmable pulse generator output modes. ### 8.3.1 Timer mode In the timer mode, the up-counter counts up using the internal clock. When a match between the up-counter and the timer register 1A (TC1DRA) value is detected, an INTTC1 interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting. Setting TC1CR<ACAP1> to "1" captures the up-counter value into the timer register 1B (TC1DRB) with the auto-capture function. Use the auto-capture function in the operative condition of TC1. A captured value may not be fixed if it's read after the execution of the timer stop or auto-capture disable. Read the capture value in a capture enabled condition. Since the up-counter value is captured into TC1DRB by the source clock of up-counter after setting TC1CR<ACAP1> to "1". Therefore, to read the captured value, wait at least one cycle of the internal source clock before reading TC1DRB for the first time. Table 8-1 Internal Source Clock for TimerCounter 1 (Example, fc = 16 MHz, fs = 32,768 kHz) | T0401/ | | | 90 | | | | |--------|--------------------|--------------------------|--------------------|----------------------|--------------------|----------------------------------| | TC1CK | DV70 | CK = 0 | DV70 | SLOW, SL | EEP mode | | | | Resolution<br>[μs] | Maximum Time Setting [s] | Resolution<br>[μs] | Maximum Time Setting | Resolution<br>[μs] | Maximum<br>Time Set-<br>ting [s] | | 00 | 128 | 8.39 | 244.14 | 16.0 | 244.14 | 16.0 | | 01 | 8.0 | 0.524 | 8.0 | 0.524 | _ | - | | 10 | 0.5 | 32.77 m | 0.5 | 32.77 m | - | _ | Example 1 :Setting the timer mode with source clock fc/2<sup>11</sup> [Hz] and generating an interrupt 1 second later (fc = 16 MHz, TBTCR<DV7CK> = "0") Note: Since the up-counter value is captured into TC1DRB by the source clock of up-counter after setting TC1CR<ACAP1> to "1". Therefore, to read the captured value, wait at least one cycle of the internal source clock before reading TC1DRB for the first time. Figure 8-2 Timer Mode Timing Chart ## 8.3.2 External Trigger Timer Mode ΕI In the external trigger timer mode, the up-counter starts counting by the input pulse triggering of the TC1 pin, and counts up at the edge of the internal clock. For the trigger edge used to start counting, either the rising or falling edge is defined in TC1CR<TC1S>. • When TC1CR<METT1> is set to "1" (trigger start and stop) When a match between the up-counter and the TC1DRA value is detected after the timer starts, the up-counter is cleared and halted and an INTTC1 interrupt request is generated. If the edge opposite to trigger edge is detected before detecting a match between the up-counter and the TC1DRA, the up-counter is cleared and halted without generating an interrupt request. Therefore, this mode can be used to detect exceeding the specified pulse by interrupt. After being halted, the up-counter restarts counting when the trigger edge is detected. • When TC1CR<METT1> is set to "0" (trigger start) When a match between the up-counter and the TC1DRA value is detected after the timer starts, the up-counter is cleared and halted and an INTTC1 interrupt request is generated. The edge opposite to the trigger edge has no effect in count up. The trigger edge for the next counting is ignored if detecting it before detecting a match between the up-counter and the TC1DRA. Since the TC1 pin input has the noise rejection, pulses of 4/fc [s] or less are rejected as noise. A pulse width of 12/fc [s] or more is required to ensure edge detection. The rejection circuit is turned off in the SLOW1/2 or SLEEP1/2 mode, but a pulse width of one machine cycle or more is required. Example 1 :Generating an interrupt 1 ms after the rising edge of the input pulse to the TC1 pin (fc = 16 MHz) LDW (TC1DRA), 007DH ; 1ms $\div$ 2<sup>7</sup>/fc = 7DH ; IMF= "0" ; Enables INTTC1 interrupt LD (TC1CR), 00000100B ; Selects the source clock and mode LD (TC1CR), 00100100B ; Starts TC1 external trigger, METT1 = 0 Example 2 :Generating an interrupt when the low-level pulse with 4 ms or more width is input to the TC1 pin (fc =16 MHz) ; IMF= "1" LDW (TC1DRA), 01F4H ; 4 ms $\div$ 2<sup>7</sup>/fc = 1F4H DI ; IMF= "0" SET (EIRL). 7 ; Enables INTTC1 interrupt ; IMF= "1" LD (TC1CR), 00000100B ; Selects the source clock and mode LD (TC1CR), 01110100B ; Starts TC1 external trigger, METT1 = 0 Figure 8-3 External Trigger Timer Mode Timing Chart ### 8.3.3 Event Counter Mode In the event counter mode, the up-counter counts up at the edge of the input pulse to the TC1 pin. Either the rising or falling edge of the input pulse is selected as the count up edge in TC1CR<TC1S>. When a match between the up-counter and the TC1DRA value is detected, an INTTC1 interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting at each edge of the input pulse to the TC1 pin. Since a match between the up-counter and the value set to TC1DRA is detected at the edge opposite to the selected edge, an INTTC1 interrupt request is generated after a match of the value at the edge opposite to the selected edge. Two or more machine cycles are required for the low-or high-level pulse input to the TC1 pin. Setting TC1CR<ACAP1> to "1" captures the up-counter value into TC1DRB with the auto capture function. Use the auto-capture function in the operative condition of TC1. A captured value may not be fixed if it's read after the execution of the timer stop or auto-capture disable. Read the capture value in a capture enabled condition. Since the up-counter value is captured into TC1DRB by the source clock of up-counter after setting TC1CR<ACAP1> to "1". Therefore, to read the captured value, wait at least one cycle of the internal source clock before reading TC1DRB for the first time. Figure 8-4 Event Counter Mode Timing Chart Table 8-2 Input Pulse Width to TC1 Pin | | <u> </u> | Minimum Pulse Width [s] | | | | | | | |-------|------------|-------------------------|------------------------|--|--|--|--|--| | | 2 | NORMAL1/2, IDLE1/2 Mode | SLOW1/2, SLEEP1/2 Mode | | | | | | | \<br> | High-going | 2 <sup>3</sup> /fc | 2 <sup>3</sup> /fs | | | | | | | | Low-going | 2 <sup>3</sup> /fc | 2 <sup>3</sup> /fs | | | | | | ### 8.3.4 Window Mode In the window mode, the up-counter counts up at the rising edge of the pulse that is logical ANDed product of the input pulse to the TC1 pin (window pulse) and the internal source clock. Either the positive logic (count up during high-going pulse) or negative logic (count up during low-going pulse) can be selected. When a match between the up-counter and the TC1DRA value is detected, an INTTC1 interrupt is generated and the up-counter is cleared. Define the window pulse to the frequency which is sufficiently lower than the internal source clock programmed with TC1CR<TC1CK>. ### 8.3.5 Pulse Width Measurement Mode In the pulse width measurement mode, the up-counter starts counting by the input pulse triggering of the TC1 pin, and counts up at the edge of the internal clock. Either the rising or falling edge of the internal clock is selected as the trigger edge in TC1CR<TC1S>. Either the single- or double-edge capture is selected as the trigger edge in TC1CR<MCAP1>. • When TC1CR<MCAP1> is set to "1" (single-edge capture) Either high- or low-level input pulse width can be measured. To measure the high-level input pulse width, set the rising edge to TC1CR<TC1S>. To measure the low-level input pulse width, set the falling edge to TC1CR<TC1S>. When detecting the edge opposite to the trigger edge used to start counting after the timer starts, the up-counter captures the up-counter value into TC1DRB and generates an INTTC1 interrupt request. The up-counter is cleared at this time, and then restarts counting when detecting the trigger edge used to start counting. • When TC1CR<MCAP1> is set to "0" (double-edge capture) The cycle starting with either the high- or low-going input pulse can be measured. To measure the cycle starting with the high-going pulse, set the rising edge to TC1CR<TC1S>. To measure the cycle starting with the low-going pulse, set the falling edge to TC1CR<TC1S>. When detecting the edge opposite to the trigger edge used to start counting after the timer starts, the up-counter captures the up-counter value into TC1DRB and generates an INTTC1 interrupt request. The up-counter continues counting up, and captures the up-counter value into TC1DRB and generates an INTTC1 interrupt request when detecting the trigger edge used to start counting. The up-counter is cleared at this time, and then continues counting. Note 1: The captured value must be read from TC1DRB until the next trigger edge is detected. If not read, the captured value becomes a don't care. It is recommended to use a 16-bit access instruction to read the captured value from TC1DRB. Note 2: For the single-edge capture, the counter after capturing the value stops at "1" until detecting the next edge. Therefore, the second captured value is "1" larger than the captured value immediately after counting starts. Note 3: The first captured value after the timer starts may be read incorrectively, therefore, ignore the first captured value. Example :Duty measurement (resolution fc/2<sup>7</sup> [Hz]) CLR (INTTC1SW). 0 ; INTTC1 service switch initial setting Address set to convert INTTC1SW at each INTTC1 (TC1CR), 00000110B ; Sets the TC1 mode and source clock LD DI ; IMF= "0" SET (EIRL). 7 ; Enables INTTC1 ; IMF= "1" ΕI LD (TC1CR), 00100110B ; Starts TC1 with an external trigger at MCAP1 = 0(INTTC1SW). 0 PINTTC1: CPL ; INTTC1 interrupt, inverts and tests INTTC1 service switch JRS F, SINTTC1 LD A, (TC1DRBL) ; Reads TC1DRB (High-level pulse width) LD W,(TC1DRBH) LD (HPULSE), WA ; Stores high-level pulse width in RAM RETI SINTTC1: LD A, (TC1DRBL) ; Reads TC1DRB (Cycle) LD W,(TC1DRBH) (WIDTH), WA LD Stores cycle in RAM RETI ; Duty calculation VINTTC1: DW PINTTQ1 ; INTTC1 Interrupt vector WIDTH HPULSE TC1 pin INTTC1 interrupt request INTTC1SW Figure 8-6 Pulse Width Measurement Mode ## 8.3.6 Programmable Pulse Generate (PPG) Output Mode In the programmable pulse generation (PPG) mode, an arbitrary duty pulse is generated by counting performed in the internal clock. To start the timer, TC1CR<TC1S> specifies either the edge of the input pulse to the TC1 pin or the command start. TC1CR<MPPG1> specifies whether a duty pulse is produced continuously or not (one-shot pulse). • When TC1CR<MPPG1> is set to "0" (Continuous pulse generation) When a match between the up-counter and the TC1DRB value is detected after the timer starts, the level of the $\overline{PPG}$ pin is inverted and an INTTC1 interrupt request is generated. The up-counter continues counting. When a match between the up-counter and the TC1DRA value is detected, the level of the $\overline{PPG}$ pin is inverted and an INTTC1 interrupt request is generated. The up-counter is cleared at this time, and then continues counting and pulse generation. When TC1S is cleared to "00" during PPG output, the PPG pin retains the level immediately before the counter stops. • When TC1CR<MPPG1> is set to "1" (One-shot pulse generation) When a match between the up-counter and the TC1DRB value is detected after the timer starts, the level of the $\overline{PPG}$ pin is inverted and an INTTC1 interrupt request is generated. The up-counter continues counting. When a match between the up-counter and the TC1DRA value is detected, the level of the $\overline{PPG}$ pin is inverted and an INTTC1 interrupt request is generated. TC1CR<TC1S> is cleared to "00" automatically at this time, and the timer stops. The pulse generated by PPG retains the same level as that when the timer stops. Since the output level of the $\overline{PPG}$ pin can be set with TC1CR<TFF1> when the timer starts, a positive or negative pulse can be generated. Since the inverted level of the timer F/F1 output level is output to the $\overline{PPG}$ pin, specify TC1CR<TFF1> to "0" to set the high level to the $\overline{PPG}$ pin, and "1" to set the low level to the $\overline{PPG}$ pin. Upon reset, the timer F/F1 is initialized to "0". Note 1: To change TC1DRA or TC1DRB during a run of the timer, set a value sufficiently larger than the count value of the counter. Setting a value smaller than the count value of the counter during a run of the timer may generate a pulse different from that specified. Note 2: Do not change TC1CR<TFF1> during a run of the timer. TC1CR<TFF1> can be set correctly only at initialization (after reset). When the timer stops during PPG, TC1CR<TFF1> can not be set correctly from this point onward if the PPG output has the level which is inverted of the level when the timer starts. (Setting TC1CR<TFF1> specifies the timer F/F1 to the level inverted of the programmed value.) Therefore, the timer F/F1 needs to be initialized to ensure an arbitrary level of the PPG output. To initialize the timer F/F1, change TC1CR<TC1M> to the timer mode (it is not required to start the timer mode), and then set the PPG mode. Set TC1CR<TFF1> at this time. Note 3: In the PPG mode, the following relationship must be satisfied. TC1DRA > TC1DRB Note 4: Set TC1DRB after changing the mode of TC1M to the PPG mode. Example :Generating a pulse which is high-going for 800 $\mu s$ and low-going for 200 $\mu s$ (fc = 16 MHz) | | Setting port | ^ | |---------------------------------------|-------------------------|------------------------------------------------------------------------| | LD | (TC1CR), 10000111B | ; Sets the PPG mode, selects the source clock | | LDW | (TC1DRA), 007DH | ; Sets the cycle (1 ms $\div$ 2 <sup>7</sup> /fc ms = 007DH) | | LDW | (TC1DRB), 0019H | ; Sets the low-level pulse width (200 $\mu s \div 2^{7}/fc$ = 0019H) | | LD | (TC1CR), 10010111B | ; Starts the timer | | | | | | | CG, setting the PPG pin | to a high-level to restart PPG | | (fc = 16 MHz) | | $\mathcal{A}(\mathcal{A})$ | | | Setting port | | | LD | (TC1CR), 10000111B | ; Sets the PPG mode, selects the source clock | | LDW | (TC1DRA), 007DH | ; Sets the cycle (1 ms $\div$ 2 <sup>7</sup> /fc $\mu$ s = 007DH) | | LDW | (TC1DRB), 0019H | ; Sets the low-level pulse width (200 µs + 2 <sup>7</sup> /fc = 0019H) | | LD | (TC1CR), 10010111B | ; Starts the timer | | : | | | | LD | (TC1CR), 10000111B | ; Stops the timer | | LD | (TC1CR), 10000100B | ; Sets the timer mode | | LD | (TC1CR), 00000111B | ; Sets the PPG mode, TFF1 = 0 | | LD | (TC1CR), 00010111B | ; Starts the timer | | | 7/5) | | | | | O port output latch enable enable | | | Data outpu | PPG pin | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | R | | | | Function output | | TC1CR <tff1>&gt;</tff1> | | et | | Write to TC1CR > | | . 4 | | Internal reset | | Clear Q | | Match to TC1DRB Match to TC1DRA | T | oggle | | | | mer F/F1 | | · · | | NTTC1 interrupt request | | TC1CR <mppg1>&gt;</mppg1> | | C1CR <tc1s> clear</tc1s> | Figure 8-7 PPG Output Figure 8-8 PPG Mode Timing Chart **TOSHIBA** TMP86F809NG # 9. 8-Bit TimerCounter (TC3, TC4) ## 9.1 Configuration ## 9.2 TimerCounter Control The TimerCounter 3 is controlled by the TimerCounter 3 control register (TC3CR) and two 8-bit timer registers (TTREG3, PWREG3). Note 1: Do not change the timer register (TTREG3) setting while the timer is running. Note 2: Do not change the timer register (PWREG3) setting in the operating mode except the 8-bit and 16-bit PWM modes while the timer is running. ### TimerCounter 3 Control Register | TC3CR | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------|---|-------|---|------|---|------|---|----------------------------| | (001AH) | TFF3 | | тсзск | | TC3S | | тсзм | > | (Initial value: 0000 0000) | | | | | | | | | | | | | TFF3 | Time F/F3 control | 0: Clear<br>1: Set | | | | R/W | | |-------|--------------------------------------|--------------------------------------------------|------------------------------------|--------------------------------------|-----------------------------|-----|--| | | | | NORMAL1/2,<br>DV7CK = 0 | IDLE1/2 mode DV7CK = 1 | SLOW1/2<br>SLEEP1/2<br>mode | | | | | | 000 | fc/2 <sup>11</sup> | fs/2 <sup>3</sup> | fs/2 <sup>3</sup> | _ | | | | TC3CK Operating clock selection [Hz] | 001 | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | - | | | | тсзск | | 010 | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | - | R/W | | | | | 011 | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | - | | | | | | 100 | fs | fs | fs | | | | | | 101 | fc/2 | fc/2 | - | | | | | | 110 | fc | fc | fc (Note 8) | | | | | | / 111 | TC3 pin input | | | | | | TC3S | TC3 start control | | on stop and counter cl<br>on start | ear | | R/W | | | TC3M | TC3M operating mode select | 001: 8-bit pro<br>010: 8-bit pu<br>011: 16-bit m | node is selectable with | rtput (PDO) mode<br>PWM) output mode | | R/W | | - Note 1: fc: High-frequency clock [Hz] fs: Low-frequency clock[Hz] - Note 2: Do not change the TC3M, TC3CK and TFF3 settings while the timer is running. - Note 3: To stop the timer operation (TC3S= $1 \rightarrow 0$ ), do not change the TC3M, TC3CK and TFF3 settings. To start the timer operation (TC3S= $0 \rightarrow 1$ ), TC3M, TC3CK and TFF3 can be programmed. - Note 4: To use the TimerCounter in the 16-bit mode, set the operating mode by programming TC4CR<TC4M>, where TC3M must be fixed to 011. - Note 5: To use the TimerCounter in the 16-bit mode, select the source clock by programming TC3CK. Set the timer start control and timer F/F control by programming TC4CR<TC4S> and TC4CR<TFF4>, respectively. - Note 6: The operating clock settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 9-1 and Table 9-2. Note 7: The timer register settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 9- Note 8: The operating clock fc in the SLOW or SLEEP mode can be used only as the high-frequency warm-up mode. The TimerCounter 4 is controlled by the TimerCounter 4 control register (TC4CR) and two 8-bit timer registers (TTREG4 and PWREG4). ### TimerCounter 4 Timer Register Note 1: Do not change the timer register (TTREG4) setting while the timer is running. Note 2: Do not change the timer register (PWREG4) setting in the operating mode except the 8-bit and 16-bit PWM modes while the timer is running. ### TimerCounter 4 Control Register | (001BH) TFF4 TC4CK TC4S TC4M (Initial value: 0000 0000 | TC4CR | 7 | 6 | 5 | 4 | 3 | 2 | 1 0 | | |--------------------------------------------------------|---------|------|---|-------|---|------|---|------|----------------------------| | | (001BH) | TFF4 | | TC4CK | | TC4S | | TC4M | (Initial value: 0000 0000) | | TFF4 | Timer F/F4 control | 0: Clear<br>1: Set | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | | R/W | | |----------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------|---------------------|-----|--| | | | | NORMAL1/2, | IDLE1/2 mode | SLOW1/2<br>SLEEP1/2 | | | | | | | DV7CK = 0 | DV7CK = 1 | mode | | | | | ( | 000 | fc/2 <sup>11</sup> | fs/2 <sup>3</sup> | fs/2 <sup>3</sup> | | | | | TC4CK Operating clock selection [Hz] | 001 | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | - | | | | TC4CK | | 010 | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | - | R/W | | | | | 011 | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | - | | | | | | 100 | fs | fs | fs | | | | | | 101 | fc/2 | fc/2 | - | | | | | $\wedge$ | 110 | fc | fc | - | | | | | | 111 TC4 pin input | | | | | | | TC4S | TC4 start control | 0: Operation 1: Op | on stop and counter cl<br>on start | lear | | R/W | | | | | 000: 8-bit timer/event counter mode 001: 8-bit programmable divider output (PDO) mode 010: 8-bit pulse width modulation (PWM) output mode 011: Reserved | | | | | | | TC4M operating mode select | | 101: Warm-u | mer/event counter mo<br>ip counter mode<br>ulse width modulation | er/event counter mode counter mode | | | | | | | | PG mode | (F vvivi) output mode | | | | Note 1: fc: High-frequency clock [Hz] fs: Low-frequency clock [Hz] Note 2: Do not change the TC4M, TC4CK and TFF4 settings while the timer is running. Note 3: To stop the timer operation (TC4S= 1 $\rightarrow$ 0), do not change the TC4M, TC4CK and TFF4 settings. To start the timer operation (TC4S= 0 $\rightarrow$ 1), TC4M, TC4CK and TFF4 can be programmed. Note 4: When TC4M= 1\*\* (upper byte in the 16-bit mode), the source clock becomes the TC4 overflow signal regardless of the TC3CK setting. Note 5: To use the TimerCounter in the 16-bit mode, select the operating mode by programming TC4M, where TC3CR<TC3 M> must be set to 011. - Note 6: To the TimerCounter in the 16-bit mode, select the source clock by programming TC3CR<TC3CK>. Set the timer start control and timer F/F control by programming TC4S and TFF4, respectively. - Note 7: The operating clock settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 9-1 and Table 9-2. - Note 8: The timer register settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 9-3. Table 9-1 Operating Mode and Selectable Source Clock (NORMAL1/2 and IDLE1/2 Modes) | Operating mode | fc/2 <sup>11</sup><br>or<br>fs/2 <sup>3</sup> | fc/2 <sup>7</sup> | fc/2 <sup>5</sup> | fc/2 <sup>3</sup> | fs | fc/2 | fc | TC3<br>pin input | TC4<br>pin input | |----------------------|-----------------------------------------------|-------------------|-------------------|-------------------|----------|-------------|--------------|------------------|------------------| | 8-bit timer | О | О | О | О | - | | )) | _ | - | | 8-bit event counter | ı | ı | ı | - | ı | (-) | > - | О | О | | 8-bit PDO | О | О | О | О | ( | $\Big)_{l}$ | - | | - | | 8-bit PWM | О | О | О | О | 0/ | 0 | 0 | 4(- / | > - | | 16-bit timer | О | О | О | 0 / | | > - | - ( | | _ | | 16-bit event counter | - | - | 1 | - \ | <u> </u> | - < | > -( | | - | | Warm-up counter | - | - | Ī | 7 | )0 | - | - | 46// | _ | | 16-bit PWM | О | 0 | 0 | 0 | 0 | 0 ( | 0 | > o | _ | | 16-bit PPG | 0 | О | 0 | (0) | _ | _ | <del>-</del> | О | _ | Note 1: For 16-bit operations (16-bit timer/event counter, warm-up counter, 16-bit PWM and 16-bit PPG), set its source clock on lower bit (TC3CK). Note 2: O: Available source clock Table 9-2 Operating Mode and Selectable Source Clock (SLOW1/2 and SLEEP1/2 Modes) | Operating mode | fc/2 <sup>11</sup><br>or<br>fs/2 <sup>3</sup> | fc/2 <sup>7</sup> | fc/2 <sup>5</sup> | fc/2 <sup>3</sup> | fs | fc/2 | fc | TC3<br>pin input | TC4<br>pin input | |----------------------|-----------------------------------------------|-------------------|-------------------|-------------------|-----|------|----|------------------|------------------| | 8-bit timer | 0// | ))- | - | // | > - | - | - | - | - | | 8-bit event counter | | / - | <u> </u> | //-5) | - | - | - | О | О | | 8-bit PDO | 0 | - | <u> -</u> | | - | - | - | _ | - | | 8-bit PWM | o | | - | <br> <br> | О | - | - | _ | - | | 16-bit timer | 0 | - | 1 | - | - | - | - | _ | - | | 16-bit event counter | _ | <u>_</u> | | ı | ı | - | - | О | - | | Warm-up counter | _ | 4 | _ | - | - | - | О | _ | - | | 16-bit PWM | 0 | | _ | ı | 0 | - | - | О | ı | | 16-bit PPG | ) o (( | | - | - | - | - | - | О | - | Note1: For 16-bit operations (16-bit timer/event counter, warm-up counter, 16-bit PWM and 16-bit PPG), set its source clock on lower bit (TC3CK). Note2: O : Available source clock Table 9-3 Constraints on Register Values Being Compared | Operating mode | Register Value | |----------------------------|-----------------------------------------------------------------------------| | 8-bit timer/event counter | 1≤ (TTREGn) ≤255 | | 8-bit PDO | 1≤ (TTREGn) ≤255 | | 8-bit PWM | 2≤ (PWREGn) ≤254 | | 16-bit timer/event counter | 1≤ (TTREG4, 3) ≤65535 | | Warm-up counter | 256≤ (TTREG4, 3) ≤65535 | | 16-bit PWM | 2≤ (PWREG4, 3) ≤65534 | | 16-bit PPG | 1≤ (PWREG4, 3) < (TTREG4, 3) ≤65535<br>and<br>(PWREG4, 3) + 1 < (TTREG4, 3) | ### 9.3 Function The TimerCounter 3 and 4 have the 8-bit timer, 8-bit event counter, 8-bit programmable divider output (PDO), 8-bit pulse width modulation (PWM) output modes. The TimerCounter 3 and 4 (TC3, 4) are cascadable to form a 16-bit timer. The 16-bit timer has the operating modes such as the 16-bit timer, 16-bit event counter, warm-up counter, 16-bit pulse width modulation (PWM) output and 16-bit programmable pulse generation (PPG) modes. ## 9.3.1 8-Bit Timer Mode (TC3 and 4) In the timer mode, the up-counter counts up using the internal clock. When a match between the up-counter and the timer register j (TTREGj) value is detected, an INTTCj interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting. Note 1: In the timer mode, fix TCjCR<TFFj> to 0. If not fixed, the PDOj, PWMj and PPGj pins may output pulses. Note 2: In the timer mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the shift register configuration in the timer mode, the new value programmed in TTREGj is in effect immediately after the programming. Therefore, if TTREGi is changed while the timer is running, an expected operation may not be obtained. Note 3: j = 3, 4 Table 9-4 Source Clock for TimerCounter 3, 4 (Internal Clock) | Source Clock | | | Resolution | | Repeated Cycle | | |-------------------------|------------------------|------------------------|-------------|-----------------|----------------|-----------------| | NORMAL1/2, IDLE1/2 mode | | SLOW1/2, | | | 7 | | | DV7CK = 0 | DV7CK = 1 | SLEEP1/2<br>mode | fc = 16 MHz | fs = 32.768 kHz | fc = 16 MHz | fs = 32.768 kHz | | fc/2 <sup>11</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | 128 μs | 244.14 μs | 32.6 ms | 62.3 ms | | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | - ( | 8 μs | -// | 2.0 ms | - | | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | | 2 μs | | 510 μs | - | | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | ((-)) | 500 ns | _ | 127.5 μs | - | Example :Setting the timer mode with source clock $fc/2^7$ Hz and generating an interrupt 80 $\mu$ s later (TimerCounter4, fc = 16.0 MHz) LD (TTREG4), 0AH : Sets the timer register (80 $\mu$ s÷2 $^{7}$ /fc = 0AH). DI SET (EIRH),3 : Enables INTTC4 interrupt. ÉI LD (TC4CR), 00010000B : Sets the operating cock to fc/2<sup>7</sup>, and 8-bit timer mode. LD (TC4CR), 00011000B : Starts TC4. Figure 9-2 8-Bit Timer Mode Timing Chart (TC4) ## 9.3.2 8-Bit Event Counter Mode (TC3, 4) In the 8-bit event counter mode, the up-counter counts up at the falling edge of the input pulse to the TCj pin. When a match between the up-counter and the TTREGj value is detected, an INTTCj interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting at the falling edge of the input pulse to the TCj pin. Two machine cycles are required for the low- or high-level pulse input to the TCj pin. Therefore, a maximum frequency to be supplied is fc/2<sup>4</sup> Hz in the NORMAL1/2 or IDLE1/2 mode, and fs/2<sup>4</sup> Hz in the SLOW1/2 or SLEEP1/2 mode. Note 1: In the event counter mode, fix TCjCR<TFFj> to 0. If not fixed, the PDOj, PWMj and PPGj pins may output pulses. Note 2: In the event counter mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the shift register configuration in the event counter mode, the new value programmed in TTREGj is in effect immediately after the programming. Therefore, if TTREGi is changed while the timer is running, an expected operation may not be obtained. Note 3: j = 3, 4 Figure 9-3 8-Bit Event Counter Mode Timing Chart (TC4) ### 9.3.3 8-Bit Programmable Divider Output (PDO) Mode (TC3, 4) This mode is used to generate a pulse with a 50% duty cycle from the PDOj pin. In the PDO mode, the up-counter counts up using the internal clock. When a match between the up-counter and the TTREGj value is detected, the logic level output from the $\overline{PDOj}$ pin is switched to the opposite state and the up-counter is cleared. The INTTCj interrupt request is generated at the time. The logic state opposite to the timer F/Fj logic level is output from the $\overline{PDOj}$ pin. An arbitrary value can be set to the timer F/Fj by TCjCR<TFFj>. Upon reset, the timer F/Fj value is initialized to 0. To use the programmable divider output, set the output latch of the I/O port to 1. Example :Generating 1024 Hz pulse using TC4 (fc = 16.0 MHz) ### Setting port LD (TTREG4), 3DH : $1/1024 \div 2^7/\text{fc} \div 2 = 3DH$ LD (TC4CR), 00010001B : Sets the operating clock to $fc/2^{7}$ , and 8-bit PDO mode. LD (TC4CR), 00011001B : Starts TC4. Note 1: In the programmable divider output mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the shift register configuration in the programmable divider output mode, the new value programmed in TTREGj is in effect immediately after programming. Therefore, if TTREGi is changed while the timer is running, an expected operation may not be obtained. Note 2: When the timer is stopped during PDO output, the PDOj pin holds the output status when the timer is stopped. To change the output status, program TCjCR<TFFj> after the timer is stopped. Do not change the TCjCR<TFFj> setting upon stopping of the timer. Example: Fixing the $\overline{\text{PDOj}}$ pin to the high level when the TimerCounter is stopped CLR (TCjCR).3: Stops the timer. CLR (TCjCR).7: Sets the PDOj pin to the high level. Note 3: j = 3, 4 Figure 9-4 8-Bit PDO Mode Timing Chart (TC4) #### 8-Bit Pulse Width Modulation (PWM) Output Mode (TC3, 4) 9.3.4 This mode is used to generate a pulse-width modulated (PWM) signals with up to 8 bits of resolution. The up-counter counts up using the internal clock. When a match between the up-counter and the PWREGj value is detected, the logic level output from the timer F/Fj is switched to the opposite state. The counter continues counting. The logic level output from the timer F/Fj is switched to the opposite state again by the up-counter overflow, and the counter is cleared. The INTTCj interrupt request is generated at this time. Since the initial value can be set to the timer F/Fj by TCjCR<TFFj>, positive and negative pulses can be generated. Upon reset, the timer F/Fj is cleared to 0. (The logic level output from the PWMj pin is the opposite to the timer F/Fj logic level.) Since PWREGj in the PWM mode is serially connected to the shift register, the value set to PWREGj can be changed while the timer is running. The value set to PWREGj during a run of the timer is shifted by the INTTCj interrupt request and loaded into PWREGj. While the timer is stopped, the value is shifted immediately after the programming of PWREGj. If executing the read instruction to PWREGj during PWM output, the value in the shift register is read, but not the value set in PWREG. Therefore, after writing to PWREG, the reading data of PWREGj is previous value until INTTCj is generated. For the pin used for PWM output, the output latch of the I/O port must be set to 1. Note 1: In the PWM mode, program the timer register PWREGj immediately after the INTTCj interrupt request is generated (normally in the INTTCj interrupt service routine.) If the programming of PWREGj and the interrupt request occur at the same time, an unstable value is shifted, that may result in generation of the pulse different from the programmed value until the next INTTCj interrupt request is generated. Note 2: When the timer is stopped during PWM output, the PWMj pin holds the output status when the timer is stopped. To change the output status, program TCjCR<TFFj> after the timer is stopped. Do not change the TCjCR<TFFj> upon stopping of the timer. Example: Fixing the PWMj pin to the high level when the TimerCounter is stopped CLR (TCjCR).3: Stops the timer. CLR (TCjCR).7: Sets the PWMj pin to the high level. Note 3: To enter the STOP mode during PWM output, stop the timer and then enter the STOP mode. If the STOP mode is entered without stopping the timer when fc, fc/2 or fs is selected as the source clock, a pulse is output from the PWMj pin during the warm-up period time after exiting the STOP mode. Note 4: j = 3, 4 Table 9-5 PWM Output Mode | Source Clock | | | Resolution | | Repeated Cycle | | |-------------------------|------------------------|------------------------|-------------|-----------------|----------------|-----------------| | NORMAL1/2, | IDLE1/2 mode | SLOW1/2, | | | | | | DV7CK = 0 | DV7CK = 1 | SLEEP1/2<br>mode | fc = 16 MHz | fs = 32.768 kHz | fc = 16 MHz | fs = 32.768 kHz | | fc/2 <sup>11</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | 128 μs | 244.14 μs | 32.8 ms | 62.5 ms | | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | 4 | 8 μs | - | 2.05 ms | - | | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | | 2 μs | - | 512 μs | - | | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | ^((-)) | 500 ns | - | 128 μs | _ | | fs | fs | fs | 30.5 μs | 30.5 μs | 7.81 ms | 7.81 ms | | fc/2 | fc/2 | - | 125 ns | _ | 32 μs | - | | fc | fc | _ | 62.5 ns | - | 16 μs | - | Figure 9-5 8-Bit PWM Mode Timing Chart (TC4) ### 9.3.5 16-Bit Timer Mode (TC3 and 4) In the timer mode, the up-counter counts up using the internal clock. The TimerCounter 3 and 4 are cascadable to form a 16-bit timer. When a match between the up-counter and the timer register (TTREG3, TTREG4) value is detected after the timer is started by setting TC4CR<TC4S> to 1, an INTTC4 interrupt is generated and the up-counter is cleared. After being cleared, the up-counter continues counting. Program the upper byte and lower byte in this order in the timer register. (Programming only the upper or lower byte should not be attempted.) Note 1: In the timer mode, fix TCjCR<TFFj> to 0. If not fixed, the PDOj, PWMj, and PPGj pins may output a pulse. Note 2: In the timer mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the shift register configuration in the timer mode, the new value programmed in TTREGj is in effect immediately after programming of TTREGj. Therefore, if TTREGj is changed while the timer is running, an expected operation may not be obtained. Note 3: j = 3, 4 Table 9-6 Source Clock for 16-Bit Timer Mode | Source Clock | | | Resolution | | Repeated Cycle | | |-------------------------|-------------------|-------------------|-------------|-------------------|----------------|-----------------| | NORMAL1/2, IDLE1/2 mode | | SLOW1/2, | | $\langle \rangle$ | \$ (Q) | <u> </u> | | DV7CK = 0 | DV7CK = 1 | SLEEP1/2<br>mode | fc = 16 MHz | fs = 32.768 kHz | fc = 16 MHz | fs = 32.768 kHz | | fc/2 <sup>11</sup> | fs/2 <sup>3</sup> | fs/2 <sup>3</sup> | 128 μs | 244.14 μs | 8.39 s | 16 s | | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | _ | 8 μs | · - | 524.3 ms | - | | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | - | 2 μs | - (( | 131.1 ms | - | | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | - < | 500 ns | | 32.8 ms | - | Example :Setting the timer mode with source clock $fe/2^7$ Hz, and generating an interrupt 300 ms later (fc = 16.0 MHz) Figure 9-6 16-Bit Timer Mode Timing Chart (TC3 and TC4) ### 9.3.6 16-Bit Event Counter Mode (TC3 and 4) In the event counter mode, the up-counter counts up at the falling edge to the TC3 pin. The TimerCounter 3 and 4 are cascadable to form a 16-bit event counter. When a match between the up-counter and the timer register (TTREG3, TTREG4) value is detected after the timer is started by setting TC4CR<TC4S> to 1, an INTTC4 interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting at the falling edge of the input pulse to the TC3 pin. Two machine cycles are required for the low- or high-level pulse input to the TC3 pin. Therefore, a maximum frequency to be supplied is fc/2<sup>4</sup> Hz in the NORMAL1 or IDLE1 mode, and fs/2<sup>4</sup> in the SLOW1/2 or SLEEP1/2 mode. Program the lower byte (TTREG3), and upper byte (TTREG4) in this order in the timer register. (Programming only the upper or lower byte should not be attempted.) Note 1: In the event counter mode, fix TCjCR<TFFj> to 0. If not fixed, the PDQj, PWMj and PPGj, pins may output pulses. Note 2: In the event counter mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the shift register configuration in the event counter mode, the new value programmed in TTREGj is in effect immediately after the programming. Therefore, if TTREGj is changed while the timer is running, an expected operation may not be obtained. Note 3: j = 3, 4 ### 9.3.7 16-Bit Pulse Width Modulation (PWM) Output Mode (TC3 and 4) This mode is used to generate a pulse-width modulated (PWM) signals with up to 16 bits of resolution. The TimerCounter 3 and 4 are cascadable to form the 16-bit PWM signal generator. The counter counts up using the internal clock or external clock. When a match between the up-counter and the timer register (PWREG3, PWREG4) value is detected, the logic level output from the timer F/F4 is switched to the opposite state. The counter continues counting. The logic level output from the timer F/F4 is switched to the opposite state again by the counter overflow, and the counter is cleared. The INTTC4 interrupt is generated at this time. Two machine cycles are required for the high- or low-level pulse input to the TC3 pin. Therefore, a maximum frequency to be supplied is fc/2<sup>4</sup> Hz in the NORMAL1 or IDLE1 mode, and fs/2<sup>4</sup> to in the SLOW1/2 or SLEEP1/2 mode. Since the initial value can be set to the timer F/F4 by TC4CR<TFF4>, positive and negative pulses can be generated. Upon reset, the timer F/F4 is cleared to 0. (The logic level output from the PWM4 pin is the opposite to the timer F/F4 logic level.) Since PWREG4 and 3 in the PWM mode are serially connected to the shift register, the values set to PWREG4 and 3 can be changed while the timer is running. The values set to PWREG4 and 3 during a run of the timer are shifted by the INTTCj interrupt request and loaded into PWREG4 and 3. While the timer is stopped, the values are shifted immediately after the programming of PWREG4 and 3. Set the lower byte (PWREG3) and upper byte (PWREG3) in this order to program PWREG4 and 3. (Programming only the lower or upper byte of the register should not be attempted.) If executing the read instruction to PWREG4 and 3 during PWM output, the values set in the shift register is read, but not the values set in PWREG4 and 3. Therefore, after writing to the PWREG4 and 3, reading data of PWREG4 and 3 is previous value until INTTC4 is generated. For the pin used for PWM output, the output latch of the I/O port must be set to 1. - Note 1: In the PWM mode, program the timer register PWREG4 and 3 immediately after the INTTC4 interrupt request is generated (normally in the INTTC4 interrupt service routine.) If the programming of PWREGj and the interrupt request occur at the same time, an unstable value is shifted, that may result in generation of pulse different from the programmed value until the next INTTC4 interrupt request is generated. - Note 2: When the timer is stopped during PWM output, the PWM4 pin holds the output status when the timer is stopped. To change the output status, program TC4CR<TFF4> after the timer is stopped. Do not program TC4CR<TFF4> upon stopping of the timer. Example: Fixing the PWM4 pin to the high level when the TimerCounter is stopped CLR (TC4CR).3: Stops the timer. CLR (TC4CR).7 : Sets the PWM4 pin to the high level. Note 3: To enter the STOP mode, stop the timer and then enter the STOP mode. If the STOP mode is entered without stopping of the timer when fc, fc/2 or fs is selected as the source clock, a pulse is output from the PWM4 pin during the warm-up period time after exiting the STOP mode. Table 9-7 16-Bit PWM Output Mode | Source Clock | | | Resolution | | Repeated Cycle | | |-------------------------|------------------------|------------------------|-------------|-----------------|----------------|-----------------| | NORMAL1/2, IDLE1/2 mode | | SLOW1/2, | | | | | | DV7CK = 0 | DV7CK = 1 | SLEEP1/2<br>mode | fc = 16 MHz | fs = 32.768 kHz | fc = 16 MHz | fs = 32.768 kHz | | fc/2 <sup>11</sup> | fs/2 <sup>3</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | 128 μs | 244.14 μs | 8.39 s | 16 s | | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | - | 8 μs | - ( | 524.3 ms | - | | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | _ | 2 μs | _ | 131.1 ms | - | | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | _ | 500ns | 4-> | 32.8 ms | <del>-</del> | | fs | fs | fs | 30.5 μs | 30.5 μs | 2 s | 2 s | | fc/2 | fc/2 | - | 125 ns | | 8.2 ms | _ | | fc | fc | _ | 62.5 ns | <u> </u> | 4.1 ms | <u> </u> | Example :Generating a pulse with 1-ms high-level width and a period of 32.768 ms (fc = 16.0 MHz) Setting ports LDW (PWREG3), 07D0H LD (TC3CR), 33H (TC4CR), 056H LD LD (TC4CR), 05EH : Sets the pulse width. : Sets the operating clock to fc/ $2^3$ , and 16-bit PWM output mode (lower byte). : Sets TFF4 to the initial value 0, and 16-bit PWM signal generation mode (upper byte). : Starts the timer. Figure 9-7 16-Bit PWM Mode Timing Chart (TC3 and TC4) TMP86F809NG #### 9.3.8 16-Bit Programmable Pulse Generate (PPG) Output Mode (TC3 and 4) This mode is used to generate pulses with up to 16-bits of resolution. The timer counter 3 and 4 are cascadable to enter the 16-bit PPG mode. The counter counts up using the internal clock or external clock. When a match between the up-counter and the timer register (PWREG3, PWREG4) value is detected, the logic level output from the timer F/F4 is switched to the opposite state. The counter continues counting. The logic level output from the timer F/F4 is switched to the opposite state again when a match between the up-counter and the timer register (TTREG3, TTREG4) value is detected, and the counter is cleared. The INTTC4 interrupt is generated at this time. Two machine cycles are required for the high- or low-level pulse input to the TC3 pin. Therefore, a maximum frequency to be supplied is $fc/2^4$ Hz in the NORMAL1 or IDLE1 mode, and $fc/2^4$ to in the SLOW1/2 or SLEEP1/2 mode. Since the initial value can be set to the timer F/F4 by TC4CR<TFF4>, positive and negative pulses can be generated. Upon reset, the timer F/F4 is cleared to 0. (The logic level output from the $\overline{PPG4}$ pin is the opposite to the timer F/F4.) Set the lower byte and upper byte in this order to program the timer register. (TTREG3 $\rightarrow$ TTREG4, PWREG3 $\rightarrow$ PWREG4) (Programming only the upper or lower byte should not be attempted.) For PPG output, set the output latch of the I/O port to 1. Example :Generating a pulse with 1-ms high-level width and a period of 16.385 ms (fc = 16.0 MHz) Setting ports LDW (PWREG3), 07D0H : Sets the pulse width. LDW (TTREG3), 8002F : Sets the cycle period : Sets the operating clock to fc/2<sup>3</sup>, and16-bit PPG mode (TC3CR), 33H LD (lower byte). Sets TFF4 to the initial value 0, and 16-bit ΙD (TC4CR), 057H PPG mode (upper byte). (TC4CR), 05FH Starts the timer. LD Note 1: In the PPG mode, do not change the PWREGi and TTREGi settings while the timer is running. Since PWREGi and TTREGi are not in the shift register configuration in the PPG mode, the new values programmed in PWREGi and TTREGi are in effect immediately after programming PWREGi and TTREGi. Therefore, if PWREGi and TTREGi are changed while the timer is running, an expected operation may not be obtained. Note 2: When the timer is stopped during PPG output, the PPG4 pin holds the output status when the timer is stopped. To change the output status, program TC4CR<TFF4> after the timer is stopped. Do not change TC4CR<TFF4> upon stopping of the timer. Example: Fixing the PPG4 pin to the high level when the TimerCounter is stopped CLR (TC4CR).3: Stops the timer CLR (TC4CR).7: Sets the PPG4 pin to the high level Note 3: i = 3, 4 Figure 9-8 16-Bit PPG Mode Timing Chart (TC3 and TC40) #### 9.3.9 Warm-Up Counter Mode In this mode, the warm-up period time is obtained to assure oscillation stability when the system clocking is switched between the high-frequency and low-frequency. The timer counter 3 and 4 are cascadable to form a 16-bit TimerCouter. The warm-up counter mode has two types of mode; switching from the high-frequency to low-frequency, and vice-versa. Note 1: In the warm-up counter mode, fix TCiCR<TFFi> to 0. If not fixed, the PDOi, PWMi and PPGi pins may output pulses. Note 2: In the warm-up counter mode, only upper 8 bits of the timer register TTREG4 and 3 are used for match detection and lower 8 bits are not used. Note 3: i = 3, 4 ## 9.3.9.1 Low-Frequency Warm-up Counter Mode (NORMAL1 → NORMAL2 → SLOW2 → SLOW1) In this mode, the warm-up period time from a stop of the low-frequency clock fs to oscillation stability is obtained. Before starting the timer, set SYSCR2<XTEN> to 1 to oscillate the low-frequency clock. When a match between the up-counter and the timer register (TTREG4, 3) value is detected after the timer is started by setting TC4CR<TC4S> to 1, the counter is cleared by generating the INTTC4 interrupt request. After stopping the timer in the INTTC4 interrupt service routine, set SYSCR2<SYSCK> to 1 to switch the system clock from the high-frequency to low-frequency, and then clear of SYSCR2<XTEN> to 0 to stop the high-frequency clock. Table 9-8 Setting Time of Low-Frequency Warm-Up Counter Mode (fs = 32.768 kHz) | Maximum Time Setting (TTREG4, 3 = 0100H) | Maximum Time Setting<br>(TTREG4, 3 = FF00H) | |------------------------------------------|---------------------------------------------| | 7.81 ms | 1.99 s | Example : After checking low-frequency-clock oscillation stability with TC4 and 3, switching to the SLOW1 mode ## 9.3.9.2 High-Frequency Warm-Up Counter Mode (SLOW1 → SLOW2 → NORMAL2 → NORMAL1) In this mode, the warm-up period time from a stop of the high-frequency clock fc to the oscillation stability is obtained. Before starting the timer, set SYSCR2<XEN> to 1 to oscillate the high-frequency clock. When a match between the up-counter and the timer register (TTREG4, 3) value is detected after the timer is started by setting TC4CR<TC4S> to 1, the counter is cleared by generating the INTTC4 interrupt request. After stopping the timer in the INTTC4 interrupt service routine, clear SYSCR2<SYSCK> to 0 to switch the system clock from the low-frequency to high-frequency, and then SYSCR2<XTEN> to 0 to stop the low-frequency clock. Table 9-9 Setting Time in High-Frequency Warm-Up Counter Mode | Minimum time (TTREG4, 3 = 0100H) | Maximum time (TTREG4, 3 = FF00H) | |----------------------------------|----------------------------------| | 16 μs | 4.08 ms | Example :After checking high-frequency clock oscillation stability with TC4 and 3, switching to the NORMAL1 mode # 10. Asynchronous Serial interface (UART) ## 10.1 Configuration Figure 10-1 UART (Asynchronous Serial Interface) ## 10.2 Control BRG UART is controlled by the UART Control Registers (UARTCR1, UARTCR2). The operating status can be monitored using the UART status register (UARTSR). | UART Conf | rol Re | giste | r1 | | | | | | | | | |-----------|---------------------------|-------|--------------------------|---------|-------------------|-----|------------------------|----------------------------|-----|----------------------------|-----| | UARTCR1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | 0 | | | | (0025H) | TXE | RXI | STBT | EVEN | PE | | BR | Э | | (Initial value: 0000 0000) | | | | | | | | | | | | | | | | | TXI | E | Transfer ope | eration | | | | Disable<br>Enable | | | | | | RXE Receive operation | | | | Disable<br>Enable | | | | | | | | | STE | ВТ | Transmit stop bit length | | | | 1 bit<br>2 bits | 6 | | | | | | EVEN Even-numbered parity | | | | | / / | red parity ered parity | /rite | | | | | | PE | | Parity additi | on | | | | No pari<br>Parity | ty | | nly | | | | | | | | 0 | 001: | fc/13 [H<br>fc/26<br>fc/52 | łź] | | | Note 1: When operations are disabled by setting TXE and RXE bit to "0", the setting becomes valid when data transmit or receive complete. When the transmit data is stored in the transmit data buffer, the data are not transmitted. Even if data transmit is enabled, until new data are written to the transmit data buffer, the current data are not transmitted. fc/96 011: fc/104 100: fc/208 101: 110: fc/416 TC3 (Input INTTC3) Note 2: The transmit clock and the parity are common to transmit and receive. Transmit clock select Note 3: UARTCR1<RXE> and UARTCR1<TXE> should be set to "0" before UARTCR1<BRG> is changed. Note: When UARTCR2<RXDNC> = "01", pulses longer than 96/fc [s] are always regarded as signals; when UARTCR2<RXDNC> = "10", longer than 192/fc [s]; and when UARTCR2<RXDNC> = "11", longer than 384/fc [s]. #### **UART Status Register** UARTSR (0025H) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------|------|------|------|------|------|---|---|----------------------------| | PERR | FERR | OERR | RBFL | TEND | TBEP | | | (Initial value: 0000 11**) | | PERR | Parity error flag | 0: No parity error 1: Parity error | | |------|---------------------------------|----------------------------------------------------------------------------------------------|------| | FERR | Framing error flag | O: No framing error 1: Framing error | | | OERR | Overrun error flag | 0: No overrun error 1: Overrun error | Read | | RBFL | Receive data buffer full flag | Receive data buffer empty Receive data buffer full | only | | TEND | Transmit end flag | 0: On transmitting 1: Transmit end | | | TBEP | Transmit data buffer empty flag | Transmit data buffer full (Transmit data writing is finished) Transmit data buffer empty | | Note: When an INTTXD is generated, TBEP flag is set to "1" automatically. #### **UART Receive Data Buffer** RDBUF 7 6 5 4 3 2 1 0 Read only (0027H) (Initial value: 0000 0000) #### **UART Transmit Data Buffer** TDBUF 7 6 5 4 3 2 1 0 Write only (0027H) (Initial value: 0000 0000) #### 10.3 Transfer Data Format In UART, an one-bit start bit (Low level), stop bit (Bit length selectable at high level, by UARTCR1<STBT>), and parity (Select parity in UARTCR1<PE>; even- or odd-numbered parity by UARTCR1<EVEN>) are added to the transfer data. The transfer data formats are shown as follows. Figure 10-2 Transfer Data Format Figure 10-3 Caution on Changing Transfer Data Format Note: In order to switch the transfer data format, perform transmit operations in the above Figure 10-3 sequence except for the initial setting. #### 10.4 Transfer Rate The baud rate of UART is set of UARTCR1<BRG>. The example of the baud rate are shown as follows. | 9) | ) | |----|---| | | 9 | | DDC | | Source Clock | | |-----|--------------|--------------|--------------| | BRG | 16 MHz | 8 MHz | 4 MHz | | 000 | 76800 [baud] | 38400 [baud] | 19200 [baud] | | 001 | 38400 | 19200 | 9600 | | 010 | 19200 | 9600 | 4800 | | 011 | 9600 | 4800 | 2400 | | 100 | 4800 | 2400 | 1200 | | 101 | 2400 | 1200 | 600 | When TC3 is used as the UART transfer rate (when UARTCR1<BRG> = "110"), the transfer clock and transfer rate are determined as follows: Transfer clock [Hz] = TC3 source clock [Hz] / TTREG3 setting value Transfer Rate [baud] = Transfer clock [Hz] / 16 ## 10.5 Data Sampling Method The UART receiver keeps sampling input using the clock selected by UARTCR1<BRG> until a start bit is detected in RXD pin input. RT clock starts detecting "L" level of the RXD pin. Once a start bit is detected, the start bit, data bits, stop bit(s), and parity bit are sampled at three times of RT7, RT8, and RT9 during one receiver clock interval (RT clock). (RT0 is the position where the bit supposedly starts.) Bit is determined according to majority rule (The data are the same twice or more out of three samplings). Figure 10-4 Data Sampling Method ## 10.6 STOP Bit Length Select a transmit stop bit length (1 bit or 2 bits) by UARTCR1<STBT>. ## 10.7 Parity Set parity / no parity by UARTCR1<PE> and set parity type (Odd- or Even-numbered) by UARTCR1<EVEN>. ## 10.8 Transmit/Receive Operation #### 10.8.1 Data Transmit Operation Set UARTCR1<TXE> to "1". Read UARTSR to check UARTSR<TBEP> = "1", then write data in TDBUF (Transmit data buffer). Writing data in TDBUF zero-clears UARTSR<TBEP>, transfers the data to the transmit shift register and the data are sequentially output from the TXD pin. The data output include a one-bit start bit, stop bits whose number is specified in UARTCR1<STBT> and a parity bit if parity addition is specified. Select the data transfer baud rate using UARTCR1<BRG>. When data transmit starts, transmit buffer empty flag UARTSR<TBEP> is set to "1" and an INTTXD interrupt is generated. While UARTCR1<TXE> = "0" and from when "1" is written to UARTCR1<TXE> to when send data are written to TDBUF, the TXD pin is fixed at high level. When transmitting data, first read UARTSR, then write data in TDBUF. Otherwise, UARTSR<TBEP> is not zero-cleared and transmit does not start. #### 10.8.2 Data Receive Operation Set UARTCR1<RXE> to "1". When data are received via the RXD pin, the receive data are transferred to RDBUF (Receive data buffer). At this time, the data transmitted includes a start bit and stop bit(s) and a parity bit if parity addition is specified. When stop bit(s) are received, data only are extracted and transferred to RDBUF (Receive data buffer). Then the receive buffer full flag UARTSR<RBFL> is set and an INTRXD interrupt is generated. Select the data transfer band rate using UARTCR1<BRG>. If an overrun error (OERR) occurs when data are received, the data are not transferred to RDBUF (Receive data buffer) but discarded; data in the RDBUF are not affected. Note: When a receive operation is disabled by setting UARTCR1<RXE> bit to "0", the setting becomes valid when data receive is completed. However, if a framing error occurs in data receive, the receive-disabling setting may not become valid. If a framing error occurs, be sure to perform a re-receive operation. **TOSHIBA** TMP86F809NG ## 10.9 Status Flag #### 10.9.1 Parity Error When parity determined using the receive data bits differs from the received parity bit, the parity error flag UARTSR<PERR> is set to "1". The UARTSR<PERR> is cleared to "0" when the RDBUF is read after reading the UARTSR. Figure 10-5 Generation of Parity Error ### 10.9.2 Framing Error When "0" is sampled as the stop bit in the receive data, framing error flag UARTSR<FERR> is set to "1". The UARTSR<FERR> is cleared to "0" when the RDBUF is read after reading the UARTSR. Figure 10-6 Generation of Framing Error #### 10.9.3 Overrun Error When all bits in the next data are received while unread data are still in RDBUF, overrun error flag UARTSR<OERR> is set to "1". In this case, the receive data is discarded; data in RDBUF are not affected. The UARTSR<OERR> is cleared to "0" when the RDBUF is read after reading the UARTSR. Figure 10-7 Generation of Overrun Error Note: Receive operations are disabled until the overrun error flag UARTSR<OERR> is cleared #### 10.9.4 Receive Data Buffer Full Loading the received data in RDBUF sets receive data buffer full flag UARTSR<RBFL> to "1". The UARTSR<RBFL> is cleared to "0" when the RDBUF is read after reading the UARTSR. Figure 10-8 Generation of Receive Data Buffer Full Note If the overrun error flag UARTSR<OERR> is set during the period between reading the UARTSR and reading the RDBUF, it cannot be cleared by only reading the RDBUF. Therefore, after reading the RDBUF, read the UARTSR again to check whether or not the overrun error flag which should have been cleared still remains set. #### 10.9.5 Transmit Data Buffer Empty When no data is in the transmit buffer TDBUF, UARTSR<TBEP> is set to "1", that is, when data in TDBUF are transferred to the transmit shift register and data transmit starts, transmit data buffer empty flag UARTSR<TBEP> is set to "1". The UARTSR<TBEP> is cleared to "0" when the TDBUF is written after reading the UARTSR. Figure 10-9 Generation of Transmit Data Buffer Empty ## 10.9.6 Transmit End Flag When data are transmitted and no data is in TDBUF (UARTSR<TBEP> = "1"), transmit end flag UARTSR<TEND> is set to "1". The UARTSR<TEND> is cleared to "0" when the data transmit is stated after writing the TDBUF. Figure 10-10 Generation of Transmit End Flag and Transmit Data Buffer Empty ## 11. Serial Expansion Interface (SEI) SEI is one of the serial interfaces incorporated in the TMP86F809NG. It allows connection to peripheral devices via full-duplex synchronous communication protocols. The TMP86F809NG contain one channel of SEI. SEI is connected with an external device through SCLK, MOSI, MISO and the terminal $\overline{SS}$ . SCLK, MOSI, MISO, and $\overline{SS}$ pins respectively are shared with P02, P03, P04 and P05. When using these ports as SCLK, MOSI, MISO, or $\overline{SS}$ pins, set the each Port Output Latch to "1". ## 11.1 Features - The master outputs the shift clock for only a data transfer period. - The clock polarity and phase are programmable. - The data is 8 bits long. - MSB or LSB-first can be selected. - The programmable data and clock timing of SEI can be connected to almost all synchronous serial peripheral devices. Refer to "" 11.5 SEI Transfer Formats "". - The transfer rate can be selected from the following four (master only): 4 Mbps, 2 Mbps, 1 Mbps, or 250 kbps (when operating at 16 MHz) - The error detection circuit supports the following functions: - a. Write collision detection: When the shift register is accessed for write during transfer - b. Overflow detection: When new data is received while the transfer-finished flag is set (slave only) Note: Mode fault detect function is not supported. Make sure to set SECR<MODE> bit to "1" for disabling the Mode fault detection. Figure 11-1 SEI (Serial Extended Interface) SECR (002AH) ## 11.2 SEI Registers The SEI interface has the SEI Control Register (SECR), SEI Status Register (SESR), and SEI Data Register (SEDR) which are used to set up the SEI system and enable/disable SEI operation. #### 11.2.1 SEI Control Register (SECR) 7 6 5 4 3 2 1 0 MODE SEE BOS MSTR CPOL CPHA SER (Initial value: 0000 0100) Read-modify-write instruction are prohibited | MODE | Mode fault detection <sup>#1</sup> | O: Enables mode fault detection 1: Disables mode fault detection It is available in Master mode only. (Note: Make sure to set <mode> bit to "1" for disabling Mode fault detection</mode> | | |------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | SEE | SEI operation <sup>#2</sup> | Disables SEI operation Enables SEI operation | | | BOS | Bit order selection | O: Transmitted beginning with the MSB (bit 7) of SEDR register 1: Transmitted beginning with the LSB (bit 0) of SEDR register | | | MSTR | Mode selection#3 | 0: Sets SEI for slave 1: Sets SEI for master | R/W | | CPOL | Clock polarity | 0: Selects active-"H" clock. SCLK remains "L" when IDLE. 1: Selects active-"L" clock. SCLK remains "H" when IDLE. | | | СРНА | Clock phase | Selects clock phase. For details, refer to Section "SEI Transfer Formats". | | | SER | Selects SEI transfer rate | 00: Divide-by-4 01: Divide-by-8 10: Divide-by-16 11: Divide-by-64 | | - #1 If mode fault detection is enabled, an interrupt is generated when the MODF flag (SESR<MODF>) is set. - #2 SEI operation can only be disabled after transfer is completed. Before the SEI can be used, the each Port Control Register and Output Latch Control must be set for the SEI function (In case P0 port, P0OUTCR and P0DR). - When using the SEI as the master, set the SECR<SEE> bit to "1" (to enable SEI operation) and then place transmit data in the SEDR register. This initiates transmission/reception. - #3 Master/slave settings must be made before enabling SEI operation (This means that the SECR<MSTR> bit must first be set before setting the SECR<SEE> bit to "1"). #### 11.2.1.1 Transfer rate Master mode (Transfer rate = fc/Internal clock divide ratio (unit : bps)) The table below shows the relationship between settings of the SER bit and transfer bit rates when the SEI is operating as the master. Table 11-1 SEI Transfer Rate | SER | Internal Clock Divide Ratio of SEI | Transfer Rate when fc = 16 MHz | |-----|------------------------------------|--------------------------------| | 00 | 4 | 4 Mbps | | 01 | 8 | 2 Mbps | | 10 | 16 | 1 Mbps | | 11 | 64 | 250 kbps | #### (2) Slave mode When the SEI is operating as a slave, the serial clock is input from the master and the setting of the SER bit has no effect. The maximum transfer rate is fc/4. Note: Take note of the following relationship between the serial clock speed and fc on the master side: 15.625 kbps < Transfer rate < fc/4 bps Example) 15.625 kbps < Transfer rate < 4 Mbps (fc = 16 MHz at $V_{DD}$ = 4.5 to 5.5 V) 15.625 kbps < Transfer rate < 2 Mbps (fc = 8 MHz at $V_{DD}$ = 2.7 to 5.5 V) ## 11.2.2 SEI Status Register (SESR) 7 6 5 4 3 2 1 0 ESR SEF WCOL SOVF - (Initial value: 0000 \*\*\*\* SESR (0028H) | SEF | Transfer-finished flag <sup>#1</sup> | 0: Transfer in progress 1: Transfer completed | | |------|-------------------------------------------|------------------------------------------------------------------------|--------------| | WCOL | Write collision error flag <sup>#2</sup> | 0: No write collision error occurred 1: Write collision error occurred | Read<br>only | | SOVF | Overflow error flag (slave) <sup>#3</sup> | 0. No overflow occurred 1: Overflow occurred | | - #1 The SEF flag is automatically set at completion of transfer. The SEF flag thus set is automatically cleared by reading the SESR register and accessing the SEDR register. - #2 The WCOL flag is automatically set by a write to the SEDR register while transfer is in progress. Writing to the SEDR register during transfer has no effect. The WCOL flag thus set is automatically cleared by reading the SESR register and accessing the SEDR register. No interrupts are generated for reasons that the WCOL flag is set. - #3 During master mode: This bit does not function; its data when read is "0". During slave mode: The SOVF flag is automatically set when the device finishes reading the next data while the SEF flag is set. The SOVF flag thus set is automatically cleared by reading the SESR register and accessing the SEDR register. The SOVF flag also is cleared by a switchover to master mode. No interrupts are generated for reasons that the SOVF flag is set. #### 11.2.3 SEI Data Register (SEDR) The SEI Data Register (SEDR) is used to send and receive data. When the SEI is set for master, data transfer is initiated by writing to this SEDR register. If the master device needs to write to the SEDR register after transfer began, always check to see by means of an interrupt or by polling that the SEF flag (SESR<SEF>) is set, before writing to the SEDR register. 7 6 5 4 3 2 1 0 SEDR SED7 SED6 SED5 SED4 SED3 SED2 SED1 SED0 R/W (Initial value: 0000 0000) (0029H) ## 11.3 SEI Operation During a SEI transfer, data transmission (serial shift-out) and reception (serial shift-in) are performed simultaneously. The serial clock synchronizes the timing at which information on the two serial data lines are shifted or sampled. Slave device can be selected individually using the slave select pin $(\overline{SS})$ pin). For unselected slave devices, data on the SEI bus cannot be taken in. When operating as the master devices, the SS pin can be used to indicate multiple-master bus connection. ### 11.3.1 Controlling SEI clock polarity and phase The SEI clock allows its phase and polarity to be selected in software from four combinations available by using two bits, CPHA and CPOL (SECR<CPHL,CPOL>). The clock polarity is set by CPOL to select between active-high or active-low (The transfer format is unaffected). The clock phase is set by CPHA. The master device and the slave devices to communicate with must have the same clock phase and polarity. If multiple slave devices with different transfer formats exist on the same bus, the format can be changed to that of the slave device to which to transfer. Table 11-2 Clock Phase and Polarity | СРНА | SEI control register (SECR 002AH) bit 2 | | |------|-----------------------------------------|--| | CPOL | SEI control register (SECR 002AH) bit 3 | | ### 11.3.2 SEI data and clock timing The programmable data and clock timing of SEI allows connection to almost all synchronous serial peripheral devices. Refer to Section ""11.5 SEI Transfer Formats". #### 11.4 SEI Pin Functions The TMP86F809NG have four input/output pins associated with SEI transfer. The functionality of each pin depends on the SEI device's mode (master or slave). The SCLK pin, MOSI pin and MISO pin of all SEI devices are connected with the same name pin to each other . #### 11.4.1 SCLK pin The SCLK pin functions as an output pin when SEI is set for master, or as an input pin when SEI is set for slave. When SEI is set for master, serial clock is output from the SCLK pin to external devices. After the master starts transfer, eight serial clock pulses are output from the SCLK pin only during transfer. When SEI is set for slave, the SCLK pin functions as an input pin. During data transfer between master and slave, device operation is synchronized by the serial clock output from the master. When the SS pin of the slave device is "H", data is not taken in regardless of whether the serial clock is available. For both master and slave devices, data is shifted in and out at a rising or falling edge of the serial clock, and is sampled at the opposite edge where the data is stable. The active edge is determined by SEI transfer protocols. Note: Noise in a slave device's SCLK input may cause the device to operate erratically. ### 11.4.2 MISO/MOSI pins The MISO and MOSI pins are used for serial data transmission/reception. The status of each pin during master and slave are shown in the table below. Table 11-3 MISO/MOSI Pin Status | | MISO | MOSI | |--------|--------|--------| | Master | Input | Output | | Slave | Output | Input | Also, the SCLK, MOSI, and MISO pins can be set for open-drain by the each pin's input/output control register (In case P0 Port, Input/output Control Register is P0OUTCR). The MISO pin of a slave device becomes an output when the SECR<SEE> bit is set to 1 (SEI operation enabled). To set the MISO pin of an inactive slave device to a high-impedance state, clear the SECR<SEE> bit to 0. #### 11.4.3 SS pin The $\overline{SS}$ pin function differently when the SEI is the master and when it is a slave. When the SEI is a slave, this pin is used to enable the SEI transmission/reception. When the slave's $\overline{SS}$ pin is high, the slave device ignores the serial clock from the master. Nor does it receive data from the MISO pin. When the slave's $\overline{SS}$ pin is L, the SEI operates as slave. #### 11.5 SEI Transfer Formats The transfer formats are set using CPHA and CPOL (SECR<CPHA,CPOL>). CPHA allows transfer protocols to be selected between two. Figure 11-2 Transfer Format where CPHA = 0 Table 11-4 Transfer Format Details where CPHA = 0 | | SCLK Level when not<br>Communicating (IDLE) | Data Shift | Data Sampling | |----------|---------------------------------------------|--------------------------------|--------------------------------| | CPOL = 0 | "L" level | Falling edge of transfer clock | Rising edge of transfer clock | | CPOL = 1 | "H" level | Rising edge of transfer clock | Falling edge of transfer clock | - In master mode, transfer is initiated by writing new data to the SEDR register. At this time, the new data changes state on the MOSI pin a half clock period before the shift clock starts pulsing. Use BOS (SECR<BOS>) to select whether the data should be shifted out beginning with the MSB or LSB. The SEF flag (SESR<SEF>) is set after the last shift cycle. - In slave mode, writing data to the SEDR register is inhibited when the $\overline{SS}$ pin is "L". A write during this period causes collision of writes, so that the WCOL flag (SESR<WCOL>) is set. Therefore, when writing data to the SEDR (SEI Data Register) after the SEF flag is set upon completion of transfer, make sure the $\overline{SS}$ pin goes "H" again before writing the next data to the SEDR register. Note: In slave mode, be careful not to write data while the SEF flag is set and the SS pin remains "L". #### 11.5.2 CPHA = 1 format Figure 11-3 shows a transfer format where CPHA = 1. Figure 11-3 Transfer Format where CPHA = Table 11-5 Transfer Format Details where CPHA = 1 | | SCLK Level when Not<br>Communicating (IDLE) | Data Shift | Data Sampling | |--------|---------------------------------------------|--------------------------------|--------------------------------| | CPOL=0 | "L" level | Rising edge of transfer clock | Falling edge of transfer clock | | CPOL=1 | "H" level | Falling edge of transfer clock | Rising edge of transfer clock | - In master mode, transfer is initiated by writing new data to the SEDR register. The new data changes state on the MOSI pin at the first edge of the shift clock. Use BOS (SECR<BOS>) to select whether the data should be shifted out beginning with the MSB or LSB. - In slave mode, unlike in the case of CPHA = 0 format, data can be written to the SEDR (SEI Data Register) regardless of whether the \$\overline{SS}\$ pin is "L" or "H". In both master and slave modes, the SEF flag (SESR<SEF>) is set after the last shift cycle. Writing data to the SEDR register while data transfer is in progress causes collision of writes. Therefore, wait until the SEF flag is set before writing new data to the SEDR register. ## 11.6 Functional Description Figure 11-4 shows how the SEI master and slave are connected. When the master device sends data from its MOSI pin to a slave device's MOSI pin, the slave device returns data from its MISO pin to the master device's MISO pin. This means that data are exchanged between master and slave via full-duplex communication, with data output and input operations synchronized by the same clock signal. After end of transfer, the transmit byte in 8 bit shift register is replaced with the receive byte. Figure 11-4 Master and Slave Connection in SEI ## 11.7 Interrupt Generation The SEI for the TMP86F809NG uses INTSEI1. When the SESR<SEF> changes state from "0" to "1", respective interrupts is generated. Table 11-6 SEI Interrupt SEI interrupt channel 1 (INTSEI1) Interrupt generated for SEF ## 11.8 SEI System Errors The SEI has the facility to detect following two system errors. • Write collision error: When the SEDR register is accessed for write during transfer. · Overflow error: When the new data byte is shift in before the previous data byte is read in slave mode. #### 11.8.1 Write collision error Collision of writes occurs when an attempt is made to write to the SEDR register while transfer is in progress. Because the SEDR register is not configured as dual-buffers when sending data, a write to the SEDR register directly results in writing to the SEI shift register. Therefore, writing to the SEDR register while transfer is in progress causes a write collision error. In no case is data transfer stopped in the middle, so that the write data which caused a write collision error will not be written to the shift register. Because slaves cannot control the timing at which the master starts a transfer, collision of writes normally occurs on the slave side. Write collision errors do not normally occur on the master side because the master has the right to perform a transfer at any time, but in view of SEI logic both the master and slaves have the facility to detect write collision errors. A write collision error tends to occur on the slave side when the master shifts out data at a speed faster than that at which the slave processes the transferred data. More specifically, a write collision error occurs in cases where the slave transfers a new value to the SEDR register when the master already started a shift cycle for the next byte. #### 11.8.2 Overflow error The transfer bit rate on the SEI bus is determined by the master. A high bit rate causes a problem that a slave cannot keep abreast with transfer from the master, because the master is shifting out data faster than can be processed by the slave. The SEI module uses the SOVF flag (SESR<SOVF>) to detect that data has overflowed. The SOVF flag is set in the following cases: - · When the SEI module is set for slave - When the old data byte remains to be read while a new data byte has been received When the SOVF flag is set, the SEDR register is overwritten with a new data byte. Note: Please carefully examine the communication processing routine and communication rate when designing your application system. ## 11.9 Bus Driver Protection • One method to protect the device against latch-up due to collision of the bus drivers is the use of an open-drain option. This means changing the SEI pins' CMOS outputs to the open-drain type, which is accomplished by setting the SCLK, MOSI, and MISO pins for open-drain individually by using the each Port Input/output Control Register. In this case, these pins must be provided with pull-up resistors external to the chip. • When using the SEI pins as CMOS outputs, we recommend connecting them to the bus via resistors in order to protect the device against collision of drivers. However, be sure to select the appropriate resistance value which will not affect actual device operation (Example: $1 \Omega$ to several $k\Omega$ ). ## 12. 10-bit AD Converter (ADC) The TMP86F809NG have a 10-bit successive approximation type AD converter. ## 12.1 Configuration The circuit configuration of the 10-bit AD converter is shown in Figure 12-1. It consists of control register ADCCR1 and ADCCR2, converted value register ADCDR1 and ADCDR2, a DA converter, a sample-hold circuit, a comparator, and a successive comparison circuit. Note: Before using AD converter, set appropriate value to I/O port register conbining a analog input port. For details, see the section on "I/O ports". Figure 12-1 10-bit AD Converter ## 12.2 Register configuration The AD converter consists of the following four registers: 1. AD converter control register 1 (ADCCR1) This register selects the analog channels and operation mode (Software start or repeat) in which to perform AD conversion and controls the AD converter as it starts operating. 2. AD converter control register 2 (ADCCR2) This register selects the AD conversion time and controls the connection of the DA converter (Ladder resistor network). 3. AD converted value register 1 (ADCDR1) This register used to store the digital value fter being converted by the AD converter. 4. AD converted value register 2 (ADCDR2) This register monitors the operating status of the AD converter. #### AD Converter Control Register 1 | ADCCR1 | 7 | 6 | 5 | 4 | 3 | 2 1 | 0 | _ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ | / | |---------|------|-----|---|-------|---|------|---|-----------------------------------------|-------| | (000EH) | ADRS | AMI | D | AINDS | | SAIN | | (Initial value: 0001 | 0000) | | ADRS | AD conversion start | 0:<br>1: AD conversion start | | |-------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | AMD | AD operating mode | 00: AD operation disable 01: Software start mode 10: Reserved 11: Repeat mode | | | AINDS | Analog input control | O: Analog input enable 1: Analog input disable | | | SAIN | Analog input channel select | 0000: AIN0 0001: AIN1 0010: AIN2 0011: AIN3 0100: AIN4 0101: AIN5 0110: Reserved 0111: Reserved 1000: Reserved 1001: Reserved 1101: 1110: Reserved 1111: Reserved | R/W | Note 1: Select analog input channel during AD converter stops (ADCDR2<ADBF> = "0"). Note 2: When the analog input channel is all use disabling, the ADCCR1<AINDS> should be set to "1". Note 3: During conversion, Do not perform port output instruction to maintain a precision for all of the pins because analog input port use as general input port. And for port near to analog input, Do not input intense signaling of change. Note 4: The ADCCR1<ADRS> is automatically cleared to "0" after starting conversion. Note 5: Do not set ADCCR1<ADRS> newly again during AD conversion. Before setting ADCCR1<ADRS> newly again, check ADCDR2<EOCF> to see that the conversion is completed or wait until the interrupt signal (INTADC) is generated (e.g., interrupt handling routine). Note 6: After STOP or SLOW/SLEEP mode are started, AD converter control register1 (ADCCR1) is all initialized and no data can be written in this register. Therfore, to use AD converter again, set the ADCCR1 newly after returning to NORMAL1 or NORMAL2 mode. #### AD Converter Control Register 2 | ADCCR2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---|---|--------|-----|---|-----|---|-----|----------------------------| | (000FH) | | | IREFON | "1" | | ACK | | "0" | (Initial value: **0* 000*) | | IREFON | DA converter (Ladder resistor) connection control | 0:<br>1: | Connected only during AD conversion<br>Always connected | | |--------|---------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------|-----| | ACK | AD conversion time select<br>(Refer to the following table about the conversion time) | 000:<br>001:<br>010:<br>011:<br>100:<br>101:<br>110:<br>111: | 39/fc Reserved 78/fc 156/fc 312/fc 624/fc 1248/fc Reserved | R/W | Note 1: Always set bit0 in ADCCR2 to "0" and set bit4 in ADCCR2 to "1" Note 2: When a read instruction for ADCCR2, bit6 to 7 in ADCCR2 read in as undefined data. Note 3: After STOP or SLOW/SLEEP mode are started, AD converter control register2 (ADCCR2) is all initialized and no data can be written in this register. Therfore, to use AD converter again, set the ADCCR2 newly after returning to NORMAL1 or NORMAL2 mode. Table 12-1 ACK setting and Conversion time | | | | / | | | | | | |------------------|-----------------|---------|----------|----------|----------|----------|----------|----------| | Condition<br>ACK | Conversion time | 16 MHz | 8 MHz | 4 MHz | 2 MHz | 10 MHz | 5 MHz | 2.5 MHz | | 000 | 39/fc | - | | - | 19.5 μs | ))- | - | 15.6 μs | | 001 | | | (()) | Rese | rved | // | | | | 010 | 78/fc | - ( | | 19.5 μs | 39.0 μs | - | 15.6 μs | 31.2 μs | | 011 | 156/fc | - (( | 19.5 μs | 39.0 μs | 78.0 μs | 15.6 μs | 31.2 μs | 62.4 μs | | 100 | 312/fc | 19.5 μs | 39.0 μs | 78.0 μs | 156.0 μs | 31.2 μs | 62.4 μs | 124.8 μs | | 101 | 624/fc | 39.0 μs | 78.0 μs | 156.0 μs | 1 | 62.4 μs | 124.8 μs | - | | 110 | 1248/fc | 78.0 μs | 156.0 μs | ((/-//^ | - | 124.8 μs | - | = | | 111 | | | | Rese | rved | | | · | Note 1: Setting for "-" in the above table are inhibited. fc: High Frequency oscillation clock [Hz] Note 2: Set conversion time setting should be kept more than the following time by Analog reference voltage (VAREF) . - VAREF = 4.5 to 5.5 V 15.6 µs and more - VAREF = 2.7 to 5.5 V 31.2 $\mu s$ and more #### AD Converted value Register 1 | ADCDR1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------|------|------|------|------|------|------|------|------|----------------------------| | (0021H) | AD09 | AD08 | AD07 | AD06 | AD05 | AD04 | AD03 | AD02 | (Initial value: 0000 0000) | #### AD Converted value Register 2 | ADCDR2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------|------|------|------|---|---|---|---|----------------------------| | (0020H) | AD01 | AD00 | EOCF | ADBF | | | | | (Initial value: 0000 ****) | | EOCF | AD conversion end flag | Before or during conversion Conversion completed | Read | |------|-------------------------|-------------------------------------------------------|------| | ADBF | AD conversion BUSY flag | During stop of AD conversion During AD conversion | only | Note 1: The ADCDR2<EOCF> is cleared to "0" when reading the ADCDR1. Therfore, the AD conversion result should be read to ADCDR2 more first than ADCDR1. Note 2: The ADCDR2<ADBF> is set to "1" when AD conversion starts, and cleared to "0" when AD conversion finished. It also is cleared upon entering STOP mode or SLOW mode . Note 3: If a read instruction is executed for ADCDR2, read data of bit3 to bit0 are unstable. #### 12.3 Function #### 12.3.1 Software Start Mode After setting ADCCR1<AMD> to "01" (software start mode), set ADCCR1<ADRS> to "1". AD conversion of the voltage at the analog input pin specified by ADCCR1<SAIN> is thereby started. After completion of the AD conversion, the conversion result is stored in AD converted value registers (ADCDR1, ADCDR2) and at the same time ADCDR2<EOCF> is set to 1, the AD conversion finished interrupt (INTADC) is generated. ADRS is automatically cleared after AD conversion has started. Do not set ADCCR1<ADRS> newly again (Restart) during AD conversion. Before setting ADRS newly again, check ADCDR2<EOCF> to see that the conversion is completed or wait until the interrupt signal (INTADC) is generated (e.g., interrupt handling routine). Figure 12-2 Software Start Mode #### 12.3.2 Repeat Mode AD conversion of the voltage at the analog input pin specified by ADCCR1<SAIN> is performed repeatedly. In this mode, AD conversion is started by setting ADCCR1<ADRS> to "1" after setting ADCCR1<AMD> to "11" (Repeat mode). After completion of the AD conversion, the conversion result is stored in AD converted value registers (ADCDR1, ADCDR2) and at the same time ADCDR2<EOCF> is set to 1, the AD conversion finished interrupt (INTADC) is generated. In repeat mode, each time one AD conversion is completed, the next AD conversion is started. To stop AD conversion, set ADCCR1<AMD> to "00" (Disable mode) by writing 0s. The AD convert operation is stopped immediately. The converted value at this time is not stored in the AD converted value register. ## 12.3.3 Register Setting - 1. Set up the AD converter control register 1 (ADCCR1) as follows: - Choose the channel to AD convert using AD input channel select (SAIN). - Specify analog input enable for analog input control (AINDS). - Specify AMD for the AD converter control operation mode (software or repeat mode). - 2. Set up the AD converter control register 2 (ADCCR2) as follows: - Set the AD conversion time using AD conversion time (ACK). For details on how to set the conversion time, refer to Figure 12-1 and AD converter control register 2. - · Choose IREFON for DA converter control. - 3. After setting up (1) and (2) above, set AD conversion start (ADRS) of AD converter control register 1 (ADCCR1) to "1". If software start mode has been selected, AD conversion starts immediately. - 4. After an elapse of the specified AD conversion time, the AD converted value is stored in AD converted value register 1 (ADCDR1) and the AD conversion finished flag (EOCF) of AD converted value register 2 (ADCDR2) is set to "1", upon which time AD conversion interrupt INTADC is generated. - EOCF is cleared to "0" by a read of the conversion result. However, if reconverted before a register read, although EOCF is cleared the previous conversion result is retained until the next conversion is completed. Example :After selecting the conversion time 19.5 µs at 16 MHz and the analog input channel AIN3 pin, perform AD conversion once. After checking EOCF, read the converted value, store the lower 2 bits in address 0009EH nd store the upper 8 bits in address 0009FH in RAM. The operation mode is software start mode. | | : (port setting) | : | ;Set port register approrriately before setting AD converter registers. | |--------|------------------|---------------------|-------------------------------------------------------------------------| | | : | : | (Refer to section I/O port in details) | | | LD | (ADCCR1), 00100011B | ; Select AIN3 | | | LD | (ADCCR2), 11011000B | ;Select conversion time(312/fc) and operation mode | | | SET | (ADCCR1) . 7 | , ADRS = 1(AD conversion start) | | SLOOP: | TEST | (ADCDR2) . 5 | ; EOCF= 1 ? | | | JRS | T, SLOOP | | | | | | | | | LD | A , (ADCDR2) | ; Read result data | | | LD | (9EH) , A | | | | LD | A , (ADCDR1) | ; Read result data | | | LD | (9FH), A | (S) | ## 12.4 STOP/SLOW Modes during AD Conversion When standby mode (STOP or SLOW mode) is entered forcibly during AD conversion, the AD convert operation is suspended and the AD converter is initialized (ADCCR1 and ADCCR2 are initialized to initial value). Also, the conversion result is indeterminate. (Conversion results up to the previous operation are cleared, so be sure to read the conversion results before entering standby mode (STOP or SLOW mode).) When restored from standby mode (STOP or SLOW mode), AD conversion is not automatically restarted, so it is necessary to restart AD conversion. Note that since the analog reference voltage is automatically disconnected, there is no possibility of current flowing into the analog reference voltage. ## 12.5 Analog Input Voltage and AD Conversion Result The analog input voltage is corresponded to the 10-bit digital value converted by the AD as shown in Figure 12-4. Figure 12-4 Analog Input Voltage and AD Conversion Result (Typ.) #### 12.6 Precautions about AD Converter #### 12.6.1 Analog input pin voltage range Make sure the analog input pins (AIN0 to AIN5) are used at voltages within VDD to VSS. If any voltage outside this range is applied to one of the analog input pins, the converted value on that pin becomes uncertain. The other analog input pins also are affected by that. ## 12.6.2 Analog input shared pins The analog input pins (AIN0 to AIN5) are shared with input/output ports. When using any of the analog inputs to execute AD conversion, do not execute input/output instructions for all other ports. This is necessary to prevent the accuracy of AD conversion from degrading. Not only these analog input shared pins, some other pins may also be affected by noise arising from input/output to and from adjacent pins. #### 12.6.3 Noise Countermeasure The internal equivalent circuit of the analog input pins is shown in Figure 12-5. The higher the output impedance of the analog input source, more easily they are susceptible to noise. Therefore, make sure the output impedance of the signal source in your design is $5 \text{ k}\Omega$ or less. Toshiba also recommends attaching a capacitor external to the chip. Figure 12-5 Analog Input Equivalent Circuit and Example of Input Pin Processing TOSHIBA TMP86F809NG ## 13. Key-on Wakeup (KWU) TMP86F809NG have four pins P34 to P37, in addition to the P20 (INT5/STOP) pin, that can be used to exit STOP mode. <sup>\*:</sup> The time required for wakeup from releasing STOP mode includes the warming-up time. For details, refer to section "Control of Operation Modes". Figure 13-2 Example of STOP Mode Release Operation #### 13.2 Control The P34 to P37 (STOP2 to STOP5) pins can individually be disabled/enabled using Key-on Wakeup Control Register (STOPCR). Before these pins can be used to place the device out of STOP mode, they must be set for input using the P3 Port Input/Output Register (P3CR), P3Port Output Latch (P3DR), AD Control Register (ADCCR1). STOP mode can be entered by setting up the System Control Register (SYSCR1), and can be released by detecting the active edge (rising or falling edge) on any STOP2 to STOP5 pins which are available for STOP mode release. Note: When using Key-on Wakeup function, select level mode ( set SYSCR1<RELM> to "1" ) for selection of STOP mode release method Although P20 pin is shared with $\overline{\text{INT5}}$ and $\overline{\text{STOP}}$ pin input, use mainly $\overline{\text{STOP}}$ pin to release STOP mode. This is because Key-on Wakeup function is comprised of $\overline{\text{STOP}}$ pin and STOP2 to STOP5 pins as shown in the configuration diagram. - Note 1: When STOP mode release by an edge on STOP pin, follow one of the two methods described below. - (1) Disable all of STOP2 to 5 pin inputs. - (2) Fix STOP2 to 5 pin inputs high or low level. - Note 2: When using key-on wakeup (STOP2 to 5 pins) to exit STOP mode, make sure STOP pin is held low and STOP2 to 5 pin inputs are held high or low level, because STOP mode release signal is created by ORing the STOP pin input and the STOP2 to 5 pin input together. #### Key-on Wakeup STOP Mode Control Register | STOPCR | 7 | 6 | 5 | 4 | 3 2 1 | 0 | |---------|-------|-------|-------|-------|-------|-----------------------------| | (0031H) | STOP5 | STOP4 | STOP3 | STOP2 | | (Initial value : 0000 ****) | | | | | | | | | | STOP2 | STOP mode release by P34 (STOP2) | 0: Disable 1: Enable | | |-------|----------------------------------|-------------------------|-------| | STOP3 | STOP mode release by P35 (STOP3) | 0: Disable<br>1: Enable | Write | | STOP4 | STOP mode release by P36 (STOP4) | 0: Disable 1: Enable | only | | STOP5 | STOP mode release by P37 (STOP5) | 0: Disable<br>1: Enable | | | <example mode="" of="" release="" stop=""> The device is released from STOP mode in the f</example> | ollowing condition. | | |-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------| | | P20(STOP) | P3x | | STOP mode release using P3x (STOP2 to 5) | Level detection mode: Low<br>Edge detection mode: Disable | Edge detection<br>Rising or falling edge | | STOP mode release using P20 (STOP) | Level detection mode: High<br>Edge detection mode: Rising edge | STOPCR: inhibited | Note: Assertion of the STOP mode release signal is not recognized within three instruction cycles after executing the STOP instruction. # 14. Flash Memory TMP86F809NG has 8192byte flash memory (address: E000H to FFFFH). The write and erase operations to the flash memory are controlled in the following three types of mode. #### - MCU mode The flash memory is accessed by the CPU control in the MCU mode. This mode is used for software bug correction and firmware change after shipment of the device since the write operation to the flash memory is available by retaining the application behavior. #### - Serial PROM mode The flash memory is accessed by the CPU control in the serial PROM mode. Use of the serial interface (UART) enables the flash memory to be controlled by the small number of pins. TMP86F809NG in the serial PROM mode supports on-board programming which enables users to program flash memory after the microcontroller is mounted on a user board. #### - Parallel PROM mode The parallel PROM mode allows the flash memory to be accessed as a stand-alone flash memory by the program writer provided by the third party. High-speed access to the flash memory is available by controlling address and data signals directly. For the support of the program writer, please ask Toshiba sales representative. In the MCU and serial PROM modes, the flash memory control register (FLSCR) is used for flash memory control. This chapter describes how to access the flash memory using the flash memory control register (FLSCR) in the MCU and serial PROM modes. # 14.1 Flash Memory Control The flash memory is controlled via the flash memory control register (FLSCR) and flash memory stanby control resister (FLSSTB). - Note 1: When FSTB is set to 1, do not execute the read/write instruction to the flash memory because there is a possibility that the expected data is not read or the program is not operated correctly. If executing the read/write instruction, FSTB is initialized to 0 automatically. - Note 2: If an interrupt is issued when FSTB is set to 1, FSTB is initialized to 0 automatically and then the vector area of the flash memory is read. - Note 3: If the IDLE0/1/2, SLEEP0/1/2 or STOP mode is activated when FSTB is set to 1, FSTB is initialized to 0 automatically. In the IDLE0/1/2, SLEEP0/1/2 or STOP mode, the standby function operates regardless of FSTB setting. #### 14.1.1 Flash Memory Command Sequence Execution Control (FLSCR<FLSMD>) The flash memory can be protected from inadvertent write due to program error or microcontroller misoperation. This write protection feature is realized by disabling flash memory command sequence execution via the flash memory control register (write protect). To enable command sequence execution, set FLSCR<FLSMD> to "0011B". To disable command sequence execution, set FLSCR<FLSMD> to "1100B". After reset, FLSCR<FLSMD> is initialized to "1100B" to disable command sequence execution. Normally, FLSCR<FLSMD> should be set to "1100B" except when the flash memory needs to be written or erased. # 14.1.2 Flash Memory Standby Control (FLSSTB<FSTB>) Low power consumption is enabled by cutting off the steady-state current of the flash memory. In the IDLE0/1/2, SLEEP0/1/2 or STOP mode, the steady-state current of the flash memory is cut off automatically. When the program is executed in the RAM area (without accessing the flash memory) in the NORMAL 1/2 or SLOW1/2 mode, the current can be cut off by the control of the register. To cut off the steady-state current of the flash memory, set FLSSTB<FSTB> to "1" by the control program in the RAM area. The procedures for controlling the FLSSTB register are explained below. (Steps1 and 2 are controlled by the program in the flash memory, and steps 3 through 8 are controlled by the write control program executed in the RAM area.) - 1. Transfer the control program of the FLSSTB register to the RAM area. - 2. Jump to the RAM area. - 3. Disable (DI) the interrupt master enable flag (IMF = "0"). - 4. Set FLSSTB<FSTB> to "1". - 5. Execute the user program. - 6. Repeat step 5 until the return request to the flash memory is detected. - 7. Set FLSSTB<FSTB> to "0". - 8. Jump to the flash memory area. - Note 1: The standby function is not operated by setting FLSSTB<FSTB> with the program in the flash memory. You must set FLSSTB<FSTB> by the program in the RAM area. - Note 2: To use the standby function by setting FLSSTB<FSTB> to "1" with the program in the RAM area, FLSSTB<FSTB> must be set to "0" by the program in the RAM area before returning the program control to the flash memory. If the program control is returned to the flash memory with FLSSTB<FSTB> set to "1", the program may misoperate and run out of control. # 14.2 Command Sequence The command sequence in the MCU and the serial PROM modes consists of six commands (JEDEC compatible), as shown in Table 14-1. Addresses specified in the command sequence are recognized with the lower 12 bits (excluding BA, SA, and FF7FH used for read protection). The upper 4 bits are used to specify the flash memory area, Table 14-1 Command Sequence | | Command | Cycle | | 2nd Bus Write<br>Cycle | | 3rd Bus Write<br>Cycle | | 4th Bus Write<br>Cycle | | 5th Bus Write<br>Cycle | | 6th Bus Write<br>Cycle | | |---|---------------------------------|---------|------|------------------------|------|------------------------|-------|------------------------|------------------|------------------------|------|------------------------|------| | | Sequence | Address | Data | Address | Data | Address | Data | Address | Data | Address | Data | Address | Data | | 1 | Byte program | 555H | ААН | АААН | 55H | 555H | АОН | BA<br>(Note 1) | Data<br>(Note 1) | > - | - | - | - | | 2 | Sector Erase<br>(4-kbyte Erase) | 555H | ААН | AAAH | 55H | 555H | 80H | 555H | AAH | AAAH | 55H | SA<br>(Note 2) | 30H | | 3 | Chip Erase<br>(All Erase) | 555H | ААН | AAAH | 55H | 555H | 80H | 555H | AAH | AAAH | 55H | 555H | 10H | | 4 | Product ID Entry | 555H | AAH | AAAH | 55H | 555H | 90H | | - < | 7-10 | | - | - | | _ | Product ID Exit | XXH | F0H | - | - | - | 7(-// | > - | - / | 3 - | | - | - | | 5 | Product ID Exit | 555H | AAH | AAAH | 55H | 555H | F0H | - | - (( | | - | = | - | | 6 | Read Protect | 555H | AAH | AAAH | 55H | 555H | A5H | FF7FH | 00H | | - | - | - | Note 1: Set the address and data to be written. Note 2: The area to be erased is specified with the upper 4 bits of the address. # 14.2.1 Byte Program This command writes the flash memory for each byte unit. The addresses and data to be written are specified in the 4th bus write cycle. Each byte can be programmed in a maximum of $40~\mu s$ . The next command sequence cannot be executed until the write operation is completed. To check the completion of the write operation, perform read operations repeatedly until the same data is read twice from the same address in the flash memory. During the write operation, any consecutive attempts to read from the same address is reversed bit 6 of the data (toggling between 0 and 1). Note: To rewrite data to Flash memory addresses at which data (including FFH) is already written, make sure to erase the existing data by "sector erase" or "chip erase" before rewriting data. # 14.2.2 Sector Erase (4-kbyte Erase) This command erases the flash memory in units of 4 kbytes. The flash memory area to be erased is specified by the upper 4 bits of the 6th bus write cycle address. For example, to erase 4 kbytes from F000H to FFFFH, specify one of the addresses in F000H-FFFFH as the 6th bus write cycle. The sector erase command is effective only in the MCU and serial PROM modes, and it cannot be used in the parallel PROM mode. A maximum of 30 ms is required to erase 4 kbytes. The next command sequence cannot be executed until the erase operation is completed. To check the completion of the erase operation, perform read operations repeatedly for data polling until the same data is read twice from the same address in the flash memory. During the erase operation, any consecutive attempts to read from the same address is reversed bit 6 of the data (toggling between 0 and 1). #### 14.2.3 Chip Erase (All Erase) This command erases the entire flash memory in approximately 30 ms. The next command sequence cannot be executed until the erase operation is completed. To check the completion of the erase operation, perform read operations repeatedly for data polling until the same data is read twice from the same address in the flash memory. During the erase operation, any consecutive attempts to read from the same address is reversed bit 6 of the data (toggling between 0 and 1). After the chip is erased, all bytes contain FFH. ## 14.2.4 Product ID Entry This command activates the Product ID mode. In the Product ID mode, the vendor ID, the flash ID, and the read protection status can be read from the flash memory. Table 14-2 Values To Be Read in the Product ID Mode | Address | Meaning | Read Value | |---------|------------------------|--------------------------------------------------------------------------------------------------------| | F000H | Vendor ID | 98H | | F001H | Flash macro ID | 41H | | F002H | Flash size | 0EH: 60 kbytes 0BH: 48 kbytes 07H: 32 kbytes 05H: 24 kbytes 03H: 16 kbytes 01H: 8 kbytes 00H: 4 kbytes | | FF7FH | Read protection status | FFH: Read protection disabled Other than FFH: Read protection enabled | Note: The value at address F002H (flash size) depends on the size of flash memory incorporated in each product. For example, if the product has 60-kbyte flash memory, "0EH" is read from address F002H. #### 14.2.5 Product ID Exit This command is used to exit the Product ID mode. #### 14.2.6 Read Protect This command enables the read protection setting in the flash memory. When the read protection is enabled, the flash memory cannot be read in the parallel PROM mode. In the serial PROM mode, the flash write and RAM loader commands cannot be executed. To disable the read protection setting, it is necessary to execute the chip erase command sequence. Whether or not the read protection is enabled can be checked by reading FF7FH in the Product ID mode. For details, see Table 14-2. It takes a maximum of $40~\mu s$ to set read protection in the flash memory. The next command sequence cannot be executed until this operation is completed. To check the completion of the read protect operation, perform read operations repeatedly for data polling until the same data is read twice from the same address in the flash memory. During the read protect operation, any attempts to read from the same address is reversed bit 6 of the data (toggling between 0 and 1). # 14.3 Toggle Bit (D6) After the byte program, chip erase, and read protect command sequence is executed, any consecutive attempts to read from the same address is reversed bit 6 (D6) of the data (toggling between 0 and 1) until the operation is completed. Therefore, this toggle bit provides a software mechanism to check the completion of each operation. Usually perform read operations repeatedly for data polling until the same data is read twice from the same address in the flash memory. After the byte program, chip erase, or read protect command sequence is executed, the initial read of the toggle bit always produces a "1". ### 14.4 Access to the Flash Memory Area When the write, erase and read protections are set in the flash memory, read and fetch operations cannot be performed in the entire flash memory area. Therefore, to perform these operations in the entire flash memory area, access to the flash memory area by the control program in the BOOTROM or RAM area. (The flash memory program cannot write to the flash memory.) The serial PROM or MCU mode is used to run the control program in the BOOTROM or RAM area. - Note 1: The flash memory can be written or read for each byte unit. Erase operations can be performed either in the entire area or in units of 4 kbytes, whereas read operations can be performed by an one transfer instruction. However, the command sequence method is adopted for write and erase operations, requiring several-byte transfer instructions for each operation. - Note 2: To rewrite data to Flash memory addresses at which data (including FFH) is already written, make sure to erase the existing data by "sector erase" or "chip erase" before rewriting data. #### 14.4.1 Flash Memory Control in the Serial PROM Mode The serial PROM mode is used to access to the flash memory by the control program provided in the BOOTROM area. Since almost of all operations relating to access to the flash memory can be controlled simply by the communication data of the serial interface (UART), these functions are transparent to the user. For the details of the serial PROM mode, see "Serial PROM Mode." To access to the flash memory by using peripheral functions in the serial PROM mode, run the RAM loader command to execute the control program in the RAM area. The procedures to execute the control program in the RAM area is shown in "14.4.1.1 How to write to the flash memory by executing the control program in the RAM area (in the RAM loader mode within the serial PROM mode) ". # 14.4.1.1 How to write to the flash memory by executing the control program in the RAM area (in the RAM loader mode within the serial PROM mode) (Steps 1 and 2 are controlled by the BOOTROM, and steps 3 through 9 are controlled by the control program executed in the RAM area.) - 1. Transfer the write control program to the RAM area in the RAM loader mode. - 2. Jump to the RAM area. - 3. Disable (DI) the interrupt master enable flag (IMF←"0"). - 4. Set FLSCR<FLSMD> to "0011B" (to enable command sequence execution). - 5. Execute the erase command sequence. - 6. Read the same flash memory address twice. (Repeat step 6 until the same data is read by two consecutive reads operations.) - 7. Execute the write command sequence. - 8. Read the same flash memory address twice. (Repeat step 8 until the same data is read by two consecutive reads operations.) - 9. Set FLSCR<FLSMD> to "1100B" (to disable command sequence execution). - Note 1: Before writing to the flash memory in the RAM area, disable interrupts by setting the interrupt master enable flag (IMF) to "0". Usually disable interrupts by executing the DI instruction at the head of the write control program in the RAM area. - Note 2: Since the watchdog timer is disabled by the BOOTROM in the RAM loader mode, it is not required to disable the watchdog timer by the RAM loader program. Example :After chip erasure, the program in the RAM area writes data 3FH to address F000H. | | DI | | : Disable interrupts (IMF←"0") | |-------------------------|---------------------|--------------------|---------------------------------------| | | LD | (FLSCR),0011_1000B | : Enable command sequence execution. | | | LD | IX,0F555H | | | | LD | IY,0FAAAH | | | | LD | HL,0F000H | | | ; #### Flash Memo | ory Chip erase P | rocess #### | | | | LD | (IX),0AAH | : 1st bus write cycle | | | LD | (IY),55H | : 2nd bus write cycle | | | LD | (IX),80H | : 3rd bus write cycle | | | LD | (IX),0AAH | : 4th bus write cycle | | | LD | (IY),55H | : 5th bus write cycle | | | LD | (IX),10H | : 6th bus write cycle | | sLOOP1: | LD | W,(IX) | | | | CMP | W,(IX) | | | | JR | NZ,sLOOP1 | : Loop until the same value is read. | | ; #### Flash Memo | ory Write Process | s #### | | | | LD | (IX),0AAH | : 1st bus write cycle | | | LD | (IY),55H | : 2nd bus write cycle | | | LD | (IX),0A0H | : 3rd bus write cycle | | | LD ( | (HL);3FH | : 4th bus write cycle, (F000H)=3FH | | sLOOP2: | LD | W,(HL) | 7 | | < | СМР | W,(HL) | | | | JR | NZ,sLOOP2 | : Loop until the same value is read. | | $\langle \cdot \rangle$ | LD | (FLSCR),1100_1000B | : Disable command sequence execution. | | sLOOP3: | JP | sLOOP3 | | | | | 4 | | | | $\langle \rangle$ ( | | | | | 50 | | | | | | $\Rightarrow$ | | #### 14.4.2 Flash Memory Control in the MCU mode In the MCU mode, write operations are performed by executing the control program in the RAM area. Before execution of the control program, copy the control program into the RAM area or obtain it from the external using the communication pin. The procedures to execute the control program in the RAM area in the MCU mode are described below. # 14.4.2.1 How to write to the flash memory by executing a user write control program in the RAM area (in the MCU mode) (Steps 1 and 2 are controlled by the program in the flash memory, and steps 3 through 11 are controlled by the control program in the RAM area.) - 1. Transfer the write control program to the RAM area. - 2. Jump to the RAM area. - 3. Disable (DI) the interrupt master enable flag (IMF←"0") - 4. Disable the watchdog timer, if it is used. - 5. Set FLSCR<FLSMD> to "0011B" (to enable command sequence execution). - 6. Execute the erase command sequence. - 7. Read the same flash memory address twice. (Repeat step 7 until the same data is read by two consecutive read operations.) - 8. Execute the write command sequence. - Read the same flash memory address twice. (Repeat step 9 until the same data is read by two consecutive read operations.) - 10. Set FLSCR<FLSMD> to "1100B" (to disable command sequence execution). - 11. Jump to the flash memory area. - Note 1: Before writing to the flash memory in the RAM area, disable interrupts by setting the interrupt master enable flag (IMF) to "0". Usually disable interrupts by executing the DI instruction at the head of the write control program in the RAM area. - Note 2. When writing to the flash memory, do not intentionally use non-maskable interrupts (the watchdog timer must be disabled if it is used). If a non-maskable interrupt occurs while the flash memory is being written, unexpected data is read from the flash memory (interrupt vector), resulting in malfunction of the microcontroller. Example :After sector erasure (E000H-EFFFH), the program in the RAM area writes data 3FH to address E000H. | | DI | | : Disable interrupts (IMF←"0") | |--------------------|------------------|--------------------|---------------------------------------| | | LD | (WDTCR2),4EH | : Clear the WDT binary counter. | | | LDW | (WDTCR1),0B101H | : Disable the WDT. | | | LD | (FLSCR),0011_1000B | : Enable command sequence execution. | | | LD | IX,0F555H | $\langle (7/1) \rangle$ | | | LD | IY,0FAAAH | | | | LD | HL,0E000H | | | ; #### Flash Memo | ry Sector Erase | Process #### | | | | LD | (IX),0AAH | : 1st bus write cycle | | | LD | (IY),55H | : 2nd bus write cycle | | | LD | (IX),80H | : 3rd bus write cycle | | | LD | (IX),0AAH | : 4th bus write cycle | | | LD | (IY),55H | : 5th bus write cycle | | | LD | (HL),30H | : 6th bus write cycle | | sLOOP1: | LD | W,(IX) | | | | CMP | W,(IX) | | | | JR | NZ,sLOOP1 | : Loop until the same value is read. | | ; #### Flash Memor | ry Write Process | : #### | | | | LD | (IX),0AAH | : 1st bus write cycle | | | LD V | (IY),55H | : 2nd bus write cycle | | | LD ) | (IX),0A0H | : 3rd bus write cycle | | | D1 | (HL),3FH | : 4th bus write cycle, (1000H)=3FH | | sLOOP2: | LD | W,(HL) | | | | CMP | W,(HL) | | | | JR | NZ,sLOOP2 | : Loop until the same value is read. | | | LD | (FLSCR),1100_1000B | : Disable command sequence execution. | | | JP | XXXXH | : Jump to the flash memory area. | | | 7/ | | | Example: This write control program reads data from address F000H and stores it to 98H in the RAM area. LD A,(0F000H) : Read data from address F000H. LD (98H),A : Store data to address 98H. # 15. Serial PROM Mode #### 15.1 Outline The TMP86F809NG has a 2048 byte BOOTROM (Mask ROM) for programming to flash memory. The BOOTROM is available in the serial PROM mode, and controlled by TEST, BOOT and RESET pins. Communication is performed via UART. The serial PROM mode has seven types of operating mode: Flash memory writing, RAM loader, Flash memory SUM output, Product ID code output, Flash memory status output, Flash memory erasing and Flash memory read protection setting. Memory address mapping in the serial PROM mode differs from that in the MCU mode. Figure 15-1 shows memory address mapping in the serial PROM mode. Table 15-1 Operating Range in the Serial PROM Mode | Power supply 4.5 5.5 V | Parameter | Min | Max | Unit | |-----------------------------|-----------------------|-----|-----|------| | High frequency (Note) 2 MHz | Power supply | 4.5 | 5.5 | | | riight frequency (Note) | High frequency (Note) | 2 | 16 | MHz | Note: Though included in above operating range, some of high frequencies are not supported in the serial PROM mode. For details, refer to "Table 15-5". # 15.2 Memory Mapping The Figure 15-1 shows memory mapping in the Serial PROM mode and MCU mode. In the serial PROM mode, the BOOTROM (Mask ROM) is mapped in addresses from 7800H to 7FFFH. Figure 15-1 Memory Address Maps # 15.3 Serial PROM Mode Setting #### 15.3.1 Serial PROM Mode Control Pins To execute on-board programming, activate the serial PROM mode. Table 15-2 shows pin setting to activate the serial PROM mode. Table 15-2 Serial PROM Mode Setting | Pin | Setting | |---------------|---------| | TEST pin | High | | BOOT/RXD0 pin | High | | RESET pin | | Note: The BOOT pin is shared with the UART communication pin (RXD0 pin) in the serial PROM mode. This pin is used as UART communication pin after activating serial PROM mode #### 15.3.2 Pin Function In the serial PROM mode, TXD0 (P03) and RXD0 (P02) are used as a serial interface pin. Table 15-3 Pin Function in the Serial PROM Mode | Pin Name<br>(Serial PROM Mode) | Input/<br>Output | Function | | | Pin Name<br>MCU Mode) | |--------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------|-----------------------| | TXD0 | Output | Serial data output | | P03 | | | BOOT/RXD0 | Input/Input | Serial PROM mode control/Serial data input | | | | | RESET | Input | Serial PROM mode control | | RESET | | | TEST | Input (// | Fixed to high | | TEST | | | VDD | Power supply | 4.5 to 5.5 V | | | | | VSS | Power supply | 0 V | | | | | I/O ports except<br>P03, P02 | 1/0 | These ports are in the high-impedance state in the serial the port inputs with a hardware feature to prevent overlamake the port inputs valid, set the pin of the SPCR registram. | p current. (The | port input | s are invalid.) To | | XIN ( ) | Input | Self-oscillate with an oscillator. | | | (Note 2) | | XOUT | Output | Con Countair with an Countair. | | | (14016-2) | Note 1: During on-board programming with other parts mounted on a user board, be careful no to affect these communication control pins. Note 2: Operating range of high frequency in serial PROM mode is 2 MHz to 16 MHz. # TMP86F809NG VDD(4.5 V to 5.5 V) VDD Serial PROM mode MCU mode XIN XOUT TXD0 (P02) TXD0 (P03) RESET GND Figure 15-2 Serial PROM Mode Pin Setting Note 1: For connection of other pins, refer to " Table 15-3 Pin Function in the Serial PROM Mode ". # 15.3.3 Example Connection for On-Board Writing Figure 15-3 shows an example connection to perform on-board wring. Figure 15-3 Example Connection for On-Board Writing - Note 1: When other parts on the application board effect the UART communication in the serial PROM mode, isolate these pins by a jumper or switch. - Note 2: When the reset control circuit on the application board effects activation of the serial PROM mode, isolate the pin by a jumper or switch. - Note 3: For connection of other pins, refer to " Table 15-3 Pin Function in the Serial PROM Mode ". #### 15.3.4 Activating the Serial PROM Mode The following is a procedure to activate the serial PROM mode. "Figure 15-4 Serial PROM Mode Timing "shows a serial PROM mode timing. - 1. Supply power to the VDD pin. - 2. Set the $\overline{RESET}$ pin to low. - 3. Set the TEST pin and BOOT/RXD0 pins to high. - 4. Wait until the power supply and clock oscillation stabilize. - 5. Set the $\overline{RESET}$ pin to high. - 6. Input the matching data (5AH) to the BOOT/RXD0 pin after setup sequence. For details of the setup timing, refer to "15.16 UART Timing". Figure 15-4 Serial PROM Mode Timing # 15.4 Interface Specifications for UART The following shows the UART communication format used in the serial PROM mode. To perform on-board programming, the communication format of the write controller must also be set in the same manner. The default baud rate is 9600 bps regardless of operating frequency of the microcontroller. The baud rate can be modified by transmitting the baud rate modification data shown in Table 1-4 to TMP86F809NG. The Table 15-5 shows an operating frequency and baud rate. The frequencies which are not described in Table 15-5 can not be used. - Baud rate (Default): 9600 bps Data length: 8 bitsParity addition: None - Stop bit: 1 bit | Stop off: 1 off | | _ | | | | |------------------------|-------------------|-------------------------------------------------------|---------------------------------------|-------------|------------| | ble 15-4 Baud Rate Mod | lification I | Oata<br><sub>05H</sub> | 06H 07H | 0AH | 18H 28 | | Baud rate (bps) | 76800 | 62500 | 57600 38400 | 31250 | 19200 96 | | Baud rate (bps) | 70000 | 02300 | 37000 0 30400 | 31230 | 19200 / 90 | | | | | | | | | | | | | (C | | | | | | | | | | | | | | $(7/\wedge$ | | | | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | ( | | | | < | | | | | | | | | | )) | | | | (( | | | // | | | | | | _ | | | | ( | | | | | | | | | | (64) | | | | (0) | <b>\</b> | | | | | | | )) | 6 | | | | | | _ ( | $\langle ( \langle \langle \rangle \rangle ) \rangle$ | / 5) | | | | | | | | | | | | | | > | | | | <b>→</b> | | | / | | | | | | | | | | | 4 | $\langle \rangle$ | ~ | | | | | | 91 | | | | | | | | | | | | | | | | | | | | <u> </u> | | | | | | Table 15-5 Operating Frequency and Baud Rate in the Serial PROM Mode | | | ce Baud Rate<br>(bps) | 76 | 800 | 625 | 500 | 570 | 600 | 38 | 400 | 31 | 250 | 19 | 200 | 96 | 600 | |----------|------------------------------|-------------------------|-----------------------|-------|-------|-------|-------|-------|---------------|----------|------------|-------|-------|------------|-------|-------| | (Note 3) | | te Modification<br>Data | 04 | 4H | 05 | 5H | 06 | 6H | 0. | 7H | 0, | AΗ | 1 | 8H | 28 | 8H | | | Ref. Fre-<br>quency<br>(MHz) | Rating<br>(MHz) | Baud<br>rate<br>(bps) | (%) | (bps) | (%) | (bps) | (%) | (bps) | (%) | (bps) | (%) | (bps) | (%) | (bps) | (%) | | 1 | 2 | 1.91 to 2.10 | - | - | - | - | - | - | - | - | - \ | ( - ) | Y- | - | 9615 | +0.16 | | 2 | 4 | 3.82 to 4.19 | - | - | - | - | - | - | - | - | 31250 | 0.00 | 19231 | +0.16 | 9615 | +0.16 | | 2 | 4.19 | 3.82 to 4.19 | - | - | - | - | - | - | - | <u> </u> | 32734 | +4.75 | 20144 | +4.92 | 10072 | +4.92 | | 3 | 4.9152 | 4.70 to 5.16 | - | - | - | - | - | - | 38400 | 0.00 | 1 | Ú- | 19200 | 0.00 | 9600 | 0.00 | | 3 | 5 | 4.70 to 5.16 | - | - | - | - | - | - | 39063 | +1.73 | 1-2 | - | 19531 | +1.73 | 9766 | +1.73 | | 4 | 6 | 5.87 to 6.45 | - | - | - | - | - | - | - / | 1- | | - | - ( | - | 9375 | -2.34 | | 4 | 6.144 | 5.87 to 6.45 | - | - | - | - | - | - | 7( | | - | - | .( | \ <u>-</u> | 9600 | 0.00 | | 5 | 7.3728 | 7.05 to 7.74 | - | - | | - | 57600 | 0.00 | . ( | \ - \ | - | - ^ | 19200 | 0.00 | 9600 | 0.00 | | 6 | 8 | 7.64 to 8.39 | - | - | 62500 | 0.00 | - | - / | 38462 | +0.16 | 31250 | 0.00 | 19231 | >+0.16 | 9615 | +0.16 | | 7 | 9.8304 | 9.40 to 10.32 | 76800 | 0.00 | - | - | - | - \ | 38400 | 0.00 | $\Diamond$ | 16 | 19200 | 0.00 | 9600 | 0.00 | | , | 10 | 9.40 to 10.32 | 78125 | +1.73 | - | - | - | | 39063 | +1.73 | - | | 19531 | +1.73 | 9766 | +1.73 | | | 12 | 11.75 to 12.90 | - | - | - | - | 57692 | +0.16 | $\overline{}$ | - | 31250 | 0.00 | 18750 | -2.34 | 9375 | -2.34 | | 8 | 12.288 | 11.75 to 12.90 | - | - | - | - | 59077 | +2.56 | > - | - | 32000 | +2.40 | 19200 | 0.00 | 9600 | 0.00 | | | 12.5 | 11.75 to 12.90 | - | - | 60096 | -3.85 | 60096 | +4.33 | - | - ( | 30048 | -3.85 | 19531 | +1.73 | 9766 | +1.73 | | 9 | 14.7456 | 14.10 to 15.48 | - | - | - | - / | 57600 | 0.00 | 38400 | 0.00 | //-)) | - | 19200 | 0.00 | 9600 | 0.00 | | 10 | 16 | 15.27 to 16.77 | 76923 | +0.16 | 62500 | 0,00 | | - | 38462 | +0.16 | 31250 | 0.00 | 19231 | +0.16 | 9615 | +0.16 | Note 1: "Ref. Frequency" and "Rating" show frequencies available in the serial PROM mode. Though the frequency is supported in the serial PROM mode, the serial PROM mode may not be activated correctly due to the frequency difference in the external controller (such as personal computer) and oscillator, and load capacitance of communication pins. Note 2: It is recommended that the total frequency difference is within ±3% so that auto detection is performed correctly by the reference frequency. Note 3: The external controller must transmit the matching data (5AH) repeatedly till the auto detection of baud rate is performed. This number indicates the number of times the matching data is transmitted for each frequency. ## 15.5 Operation Command The eight commands shown in Table 15-6 are used in the serial PROM mode. After reset release, the TMP86F809NG waits for the matching data (5AH). Table 15-6 Operation Command in the Serial PROM Mode | Command Data | Operating Mode | Description | |--------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | 5AH | Setup | Matching data. Execute this command after releasing the reset. | | F0H | Flash memory erasing | Erases the flash memory area (address E000H to FFFFH). | | 30H | Flash memory writing | Writes to the flash memory area (address E000H to FFFFH). | | 60H | RAM loader | Writes to the specified RAM area (address 0050H to 023FH). | | 90H | Flash memory SUM output | Outputs the 2-byte checksum upper byte and lower byte in this order for the entire area of the flash memory (address E000H to FFFFH). | | C0H | Product ID code output | Outputs the product ID code (13-byte data). | | СЗН | Flash memory status output | Outputs the status code (7-byte data) such as the read protection condition. | | FAH | Flash memory read protection setting | Enables the read protection. | # 15.6 Operation Mode The serial PROM mode has seven types of modes, that are (1) Flash memory erasing, (2) Flash memory writing, (3) RAM loader, (4) Flash memory SUM output, (5) Product ID code output, (6) Flash memory status output and (7) Flash memory read protection setting modes. Description of each mode is shown below. #### 1. Flash memory erasing mode The flash memory is erased by the chip erase (erasing an entire flash area) or sector erase (erasing sectors in 4-kbyte units). The erased area is filled with FFH. When the read protection is enabled, the sector erase in the flash erasing mode can not be performed. To disable the read protection, perform the chip erase. Before erasing the flash memory, TMP86F809NG checks the passwords except a blank product. If the password is not matched, the flash memory erasing mode is not activated. #### 2. Flash memory writing mode Data is written to the specified flash memory address for each byte unit. The external controller must transmit the write data in the Intel Hex format (Binary). If no error is encountered till the end record, TMP86F809NG calculates the checksum for the entire flash memory area (E000H to FFFFH), and returns the obtained result to the external controller. When the read protection is enabled, the flash memory writing mode is not activated. In this case, perform the chip erase command beforehand in the flash memory erasing mode. Before activating the flash memory writing mode, TMP86F809NG checks the password except a blank product. If the password is not matched, flash memory writing mode is not activated. #### 3. RAM loader mode The RAM loader transfers the data in Intel Hex format sent from the external controller to the internal RAM. When the transfer is completed normally, the RAM loader calculates the checksum. After transmitting the results, the RAM loader jumps to the RAM address specified with the first data record in order to execute the user program. When the read protection is enabled, the RAM loader mode is not activated. In this case, perform the chip erase beforehand in the flash memory erasing mode. Before activating the RAM loader mode, TMP86F809NG checks the password except a blank product. If the password is not matched, flash RAM loader mode is not activated. #### 4. Flash memory SUM output mode The checksum is calculated for the entire flash memory area (E000H to FFFFH), and the result is returned to the external controller. Since the BOOTROM does not support the operation command to read the flash memory, use this checksum to identify programs when managing revisions of application programs. #### 5. Product ID code output The code used to identify the product is output. The code to be output consists of 13-byte data, which includes the information indicating the area of the ROM incorporated in the product. The external controller reads this code, and recognizes the product to write. (In the case of TMP86F809NG, the addresses from E000H to FFFFH become the ROM area.) - 6. Flash memory status output mode The status of the area from FFE0H to FFFFH, and the read protection condition are output as 7-byte code. The external controller reads this code to recognize the flash memory status. - 7. Flash memory read protection setting mode This mode disables reading the flash memory data in parallel PROM mode. In the serial PROM mode, the flash memory writing and RAM loader modes are disabled. To disable the flash memory read protection, perform the chip erase in the flash memory erasing mode. #### 15.6.1 Flash Memory Erasing Mode (Operating command: F0H) Table 15-7 shows the flash memory erasing mode. Table 15-7 Flash Memory Erasing Mode | | Transfer Byte | Transfer Data from the External<br>Controller to TMP86F809NG | Baud Rate | Transfer Data from TMP86F809NG to the<br>External Controller | |-------------|-----------------------------|---------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------| | | 1st byte<br>2nd byte | Matching data (5AH) - | 9600 bps<br>9600 bps | - (Automatic baud rate adjustment) OK: Echo back data (5AH) Error: No data transmitted | | | 3rd byte<br>4th byte | Baud rate change data (Table 15-4) - | 9600 bps<br>9600 bps | OK: Echo back data<br>Error: A1H × 3, A3H × 3, 62H × 3 (Note 1) | | | 5th byte<br>6th byte | Operation command data (F0H) - | Modified baud rate<br>Modified baud rate | OK: Echo back data (F0H) Error: A1H × 3, A3H × 3, 63H × 3 (Note 1) | | | 7th byte<br>8th byte | Password count storage address bit<br>15 to 08 (Note 4, 5) | Modified baud rate<br>Modified baud rate | OK: Nothing transmitted Error: Nothing transmitted | | | 9th byte<br>10th byte | Password count storage address bit 07 to 00 (Note 4, 5) | Modified baud rate<br>Modified baud rate | OK: Nothing transmitted Error: Nothing transmitted | | BOOT<br>ROM | 11th byte<br>12th byte | Password comparison start address<br>bit 15 to 08 (Note 4, 5) | Modified baud rate<br>Modified baud rate | OK: Nothing transmitted Error: Nothing transmitted | | | 13th byte<br>14th byte | Password comparison start address bit 07 to 00 (Note 4, 5) | Modified baud rate<br>Modified baud rate | -<br>OK: Nothing transmitted<br>Error: Nothing transmitted) | | | 15th byte<br>:<br>m'th byte | Password string (Note 4, 5) | Modified baud rate Modified baud rate | - OK: Nothing transmitted<br>Error: Nothing transmitted | | | n'th - 2 byte | Erase area specification (Note 2) | Modified baud rate | - | | | n'th - 1 byte | | Modified baud rate | OK: Checksum (Upper byte) (Note 3)<br>Error: Nothing transmitted | | | n'th byte | | Modified baud rate | OK: Checksum (Lower byte) (Note 3)<br>Error: Nothing transmitted | | | n'th + 1 byte | (Wait for the next operation command data) | Modified baud rate | - | Note 1: " $xxH \times 3$ " indicates that the device enters the halt condition after transmitting 3 bytes of xxh. Note 2: Refer to " 15.13 Specifying the Erasure Area ". Note 3: Refer to " 15.8 Checksum (SUM) ". Note 4: Refer to " 15.10 Passwords ". Note 5: Do not transmit the password string for a blank product. Note 6: When a password error occurs, TMP86F809NG stops UART communication and enters the halt mode. Therefore, when a password error occurs, initialize TMP86F809NG by the RESET pin and reactivate the serial PROM mode. Note 7: If an error occurs during transfer of a password address or a password string, TMP86F809NG stops UART communication and enters the halt condition. Therefore, when a password error occurs, initialize TMP86F809NG by the RESET pin and reactivate the serial PROM mode. Description of the flash memory erasing mode 1. The 1st through 4th bytes of the transmitted and received data contain the same data as in the flash memory writing mode. - 2. The 5th byte of the received data contains the command data in the flash memory erasing mode (F0H). - 3. When the 5th byte of the received data contains the operation command data shown in Table 15-6, the device echoes back the value which is the same data in the 6th byte position of the received data (in this case, F0H). If the 5th byte of the received data does not contain the operation command data, the device enters the halt condition after sending 3 bytes of the operation command error code (63H). - 4. The 7th thorough m'th bytes of the transmitted and received data contain the same data as in the flash memory writing mode. In the case of a blank product, do not transmit a password string. (Do not transmit a dummy password string.) - 5. The n'th 2 byte contains the erasure area specification data. The upper 4 bits and lower 4 bits specify the start address and end address of the erasure area, respectively. For the detailed description, see "1.13 Specifying the Erasure Area". - 6. The n'th 1 byte and n'th byte contain the upper and lower bytes of the checksum, respectively. For how to calculate the checksum, refer to "1.8 Checksum (SUM)". Checksum is calculated unless a receiving error or Intel Hex format error occurs. After sending the end record, the external controller judges whether the transmission is completed correctly by receiving the checksum sent by the device. #### 15.6.2 Flash Memory Writing Mode (Operation command: 30H) Table 15-8 shows flash memory writing mode process. Table 15-8 Flash Memory Writing Mode Process | | Transfer Byte | Transfer Data from External Controller to TMP86F809NG | Baud Rate | Transfer Data from TMP86F809NG to<br>External Controller | |-------------|-------------------------------------|------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------| | | 1st byte<br>2nd byte | Matching data (5Ah) - | 9600 bps<br>9600 bps | - (Automatic baud rate adjustment) OK: Echo back data (5AH) Error: Nothing transmitted | | | 3rd byte<br>4th byte | Baud rate modification data<br>(See Table 15-4) | 9600 bps<br>9600 bps | OK: Echo back data<br>Error: A1H × 3, A3H × 3, 62H × 3 (Note 1) | | | 5th byte<br>6th byte | Operation command data (30H) - | Modified baud rate<br>Modified baud rate | -<br>OK: Echo back data (30H)<br>Error: A1H × 3, A3H × 3, 63H × 3 (Note 1) | | | 7th byte<br>8th byte | Password count storage address bit<br>15 to 08 (Note 4) | Modified baud rate | OK: Nothing transmitted Error: Nothing transmitted | | | 9th byte<br>10th byte | Password count storage address bit 07 to 00 (Note 4) | Modified baud rate | OK: Nothing transmitted<br>Error: Nothing transmitted | | BOOT<br>ROM | 11th byte<br>12th byte | Password comparison start address<br>bit 15 to 08 (Note 4) | Modified baud rate | OK: Nothing transmitted<br>Error: Nothing transmitted | | | 13th byte<br>14th byte | Password comparison start address<br>bit 07 to 00 (Note 4) | Modified baud rate | -<br>OK: Nothing transmitted<br>Error: Nothing transmitted) | | | 15th byte<br>:<br>m'th byte | Password string (Note 5) | Modified baud rate | - OK: Nothing transmitted Error: Nothing transmitted | | | m'th + 1 byte<br>:<br>n'th - 2 byte | Intel Hex format (binary)<br>(Note 2) | Modified baud rate | - | | | n'th - 1 byte | . \ | Modified baud rate | OK: SUM (Upper byte) (Note 3)<br>Error: Nothing transmitted | | | n'th byte | 2 | Modified baud rate | OK: SUM (Lower byte) (Note 3)<br>Error: Nothing transmitted | | | n'th + 1 byte | (Wait state for the next operation command data) | Modified baud rate | - | - Note 1: "xxH × 3" indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to " 15.7 Error Code ". - Note 2: Refer to " 15.9 Intel Hex Format (Binary) ". - Note 3: Refer to " 15.8 Checksum (SUM) ". - Note 4: Refer to " 15.10 Passwords ". - Note 5: If addresses from FFE0H to FFFFH are filled with "FFH", the passwords are not compared because the device is considered as a blank product. Transmitting a password string is not required. Even in the case of a blank product, it is required to specify the password count storage address and the password comparison start address. Transmit these data from the external controller. If a password error occurs due to incorrect password count storage address or password comparison start address, TMP86F809NG stops UART communication and enters the halt condition. Therefore, when a password error occurs, initialize TMP86F809NG by the RESET pin and reactivate the serial ROM mode. - Note 6: If the read protection is enabled or a password error occurs, TMP86F809NG stops UART communication and enters the halt confition. In this case, initialize TMP86F809NG by the RESET pin and reactivate the serial ROM mode. - Note 7: If an error occurs during the reception of a password address or a password string, TMP86F809NG stops UART communication and enters the halt condition. In this case, initialize TMP86F809NG by the RESET pin and reactivate the serial PROM mode. Description of the flash memory writing mode - 1. The 1st byte of the received data contains the matching data. When the serial PROM mode is activated, TMP86F809NG (hereafter called device), waits to receive the matching data (5AH). Upon reception of the matching data, the device automatically adjusts the UART's initial baud rate to 9600 bps. - 2. When receiving the matching data (5AH), the device transmits an echo back data (5AH) as the second byte data to the external controller. If the device can not recognize the matching data, it does not transmit the echo back data and waits for the matching data again with automatic baud rate adjustment. Therefore, the external controller should transmit the matching data repeatedly till the device transmits an echo back data. The transmission repetition count varies depending on the frequency of device. For details, refer to Table 15-5. - 3. The 3rd byte of the received data contains the baud rate modification data. The five types of baud rate modification data shown in Table 15-4 are available. Even if baud rate is not modified, the external controller should transmit the initial baud rate data (28H: 9600 bps). - 4. Only when the 3rd byte of the received data contains the baud rate modification data corresponding to the device's operating frequency, the device echoes back data the value which is the same data in the 4th byte position of the received data. After the echo back data is transmitted, baud rate modification becomes effective. If the 3rd byte of the received data does not contain the baud rate modification data, the device enters the halts condition after sending 3 bytes of baud rate modification error code (62H). - 5. The 5th byte of the received data contains the command data (30H) to write the flash memory. - 6. When the 5th byte of the received data contains the operation command data shown in Table 1-6, the device echoes back the value which is the same data in the 6th byte position of the received data (in this case, 30H). If the 5th byte of the received data does not contain the operation command data, the device enters the halt condition after sending 3 bytes of the operation command error code (63H). - 7. The 7th byte contains the data for 15 to 8 bits of the password count storage address. When the data received with the 7th byte has no receiving error, the device does not send any data. If a receiving error or password error occurs, the device does not send any data and enters the halt condition. - 8. The 9th byte contains the data for 7 to 0 bits of the password count storage address. When the data received with the 9th byte has no receiving error, the device does not send any data. If a receiving error or password error occurs, the device does not send any data and enters the halt condition. - 9. The 11th byte contains the data for 15 to 8 bits of the password comparison start address. When the data received with the 11th byte has no receiving error, the device does not send any data. If a receiving error or password error occurs, the device does not send any data and enters the halt condition. - 10. The 13th byte contains the data for 7 to 0 bits of the password comparison start address. When the data received with the 13th byte has no receiving error, the device does not send any data. If a receiving error or password error occurs, the device does not send any data and enters the halt condition. - 11. The 15th through m'th bytes contain the password data. The number of passwords becomes the data (N) stored in the password count storage address. The external password data is compared with N-byte data from the address specified by the password comparison start address. The external controller should send N-byte password data to the device. If the passwords do not match, the device enters the halt condition without returning an error code to the external controller. If the addresses from FFE0H to FFFFH are filled with "FFH", the passwords are not conpared because the device is considered as a blank product. - 12. The m'th + 1 through n'th 2 bytes of the received data contain the binary data in the Intel Hex format. No received data is echoed back to the external controller. After receiving the start mark (3AH for ":") in the Intel Hex format, the device starts data record reception. Therefore, the received data except 3AH is ignored until the start mark is received. After receiving the start mark, the device receives the data record, that consists of data length, address, record type, write data and checksum. Since the device starts checksum calculation after receiving an end record, the external controller should wait for the checksum after sending the end record. If a receiving error or Intel Hex format error occurs, the device enters the halts condition without returning an error code to the external controller. - 13. The n'th 1 and n'th bytes contain the checksum upper and lower bytes. For details on how to calculate the SUM, refer to "15.8 Checksum (SUM) ". The checksum is calculated only when the end record is detected and no receiving error or Intel Hex format error occurs. After sending the end record, the external controller judges whether the transmission is completed correctly by receiving the checksum sent by the device. - 14. After transmitting the checksum, the device waits for the next operation command data. - Note 1: Do not write only the address from FFE0H to FFFFH when all flash memory data is the same. If only these area are written, the subsequent operation can not be executed due to password error. - Note 2: To rewrite data to Flash memory addresses at which data (including FFH) is already written, make sure to erase the existing data by "sector erase" or "chip erase" before rewriting data. #### 15.6.3 RAM Loader Mode (Operation Command: 60H) Table 15-9 shows RAM loader mode process. Table 15-9 RAM Loader Mode Process | | Transfer Bytes | Transfer Data from External Control-<br>ler to TMP86F809NG | Baud Rate | Transfer Data from TMP86F809NG to<br>External Controller | | |-------------|-------------------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------|--| | | 1st byte<br>2nd byte | Matching data (5AH) | 9600 bps<br>9600 bps | - (Automatic baud rate adjustment) OK: Echo back data (5AH) Error: Nothing transmitted | | | | 3rd byte 4th byte | Baud rate modification data<br>(See Table 15-4) | 9600 bps<br>9600 bps | OK: Echo back data<br>Error: A1H × 3, A3H × 3, 62H × 3 (Note 1) | | | | 5th byte<br>6th byte | Operation command data (60H) | Modified baud rate<br>Modified baud rate | OK: Echo back data (60H)<br>Error: A1H × 3, A3H × 3, 63H × 3 (Note 1) | | | | 7th byte<br>8th byte | Password count storage address bit<br>15 to 08 (Note 4) | Modified baud rate | OK: Nothing transmitted Error: Nothing transmitted | | | | 9th byte<br>10th byte | Password count storage address bit 07 to 00 (Note 4) | Modified baud rate | OK: Nothing transmitted<br>Error: Nothing transmitted | | | BOOT<br>ROM | 11th byte<br>12th byte | Password comparison start address<br>bit 15 to 08 (Note 4) | Modified baud rate | -<br>OK: Nothing transmitted<br>Error: Nothing transmitted | | | | 13th byte<br>14th byte | Password comparison start address bit 07 to 00 (Note 4) | Modified baud rate | -<br>OK: Nothing transmitted<br>Error: Nothing transmitted | | | | 15th byte<br>:<br>m'th byte | Password string (Note 5) | Modified baud rate | - OK: Nothing transmitted<br>Error: Nothing transmitted | | | | m'th + 1 byte<br>:<br>n'th - 2 byte | Intel Hex format (Binary)<br>(Note 2) | Modified baud rate Modified baud rate | - | | | | n'th - 1 byte | | Modified baud rate | OK: SUM (Upper byte) (Note 3)<br>Error: Nothing transmitted | | | | n'th byte | | Modified baud rate | OK: SUM (Lower byte) (Note 3)<br>Error: Nothing transmitted | | | RAM | | The program jumps to the start address of RAM in which the first transferred data is written. | | | | Note 1: "xxH × 3" indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to " 15.7 Error Code ". - Note 2: Refer to " 15.9 Intel Hex Format (Binary) ". - Note 3: Refer to " 15.8 Checksum (SUM) ". - Note 4: Refer to " 15.10 Passwords ". - Note 6: After transmitting a password string, the external controller must not transmit only an end record. If receiving an end record after a password string, the device may not operate correctly. - Note 7: If the read protection is enabled or a password error occurs, TMP86F809NG stops UART communication and enters the halt condition. In this case, initialize TMP86F809NG by the RESET pin and reactivate the serial PROM mode. Note 5: If addresses from FFE0H to FFFFH are filled with "FFH", the passwords are not compared because the device is considered as a blank product. Transmitting a password string is not required. Even in the case of a blank product, it is required to specify the password count storage address and the password comparison start address. Transmit these data from the external controller. If a password error occurs due to incorrect password count storage address or password comparison start address, TMP86F809NG stops UART communication and enters the halt condition. Therefore, when a password error occurs, initialize TMP86F809NG by the RESET pin and reactivate the serial ROM mode. Note 8: If an error occurs during the reception of a password address or a password string, TMP86F809NG stops UART communication and enters the halt condition. In this case, initialize TMP86F809NG by the RESET pin and reactivate the serial PROM mode. #### Description of RAM loader mode - 1. The 1st through 4th bytes of the transmitted and received data contains the same data as in the flash memory writing mode. - 2. In the 5th byte of the received data contains the RAM loader command data (60H). - 3. When th 5th byte of the received data contains the operation command data shown in Table 1-6, the device echoes back the value which is the same data in the 6th byte position (in this case, 60H). If the 5th byte does not contain the operation command data, the device enters the halt condition after sending 3 bytes of operation command error code (63H). - 4. The 7th through m'th bytes of the transmitted and received data contain the same data as in the flash memory writing mode. - 5. The m'th + 1 through n'th 2 bytes of the received data contain the binary data in the Intel Hex format. No received data is echoed back to the external controller. After receiving the start mark (3AH for ":") in the Intel Hex format, the device starts data record reception. Therefore, the received data except 3AH is ignored until the start mark is received. After receiving the start mark, the device receives the data record, that consists of data length, address, record type, write data and checksum. The writing data of the data record is written into RAM specified by address. Since the device starts checksum calculation after receiving an end record, the external controller should wait for the checksum after sending the end record. If a receiving error or Intel Hex format error occurs, the device enters the halts condition without returning an error code to the external controller. - 6. The n'th 1 and n'th bytes contain the checksum upper and lower bytes. For details on how to calculate the SUM, refer to "15.8 Checksum (SUM)". The checksum is calculated only when the end record is detected and no receiving error or Intel Hex format error occurs. After sending the end record, the external controller judges whether the transmission is completed correctly by receiving the checksum sent by the device. - After transmitting the checksum to the external controller, the boot program jumps to the RAM address that is specified by the first received data record. Note 1: To rewrite data to Flash memory addresses at which data (including FFH) is already written, make sure to erase the existing data by "sector erase" or "chip erase" before rewriting data. #### 15.6.4 Flash Memory SUM Output Mode (Operation Command: 90H) Table 15-10 shows flash memory SUM output mode process. Table 15-10 Flash Memory SUM Output Process | | Transfer Bytes | Transfer Data from External Control-<br>ler to TMP86F809NG | Baud Rate | Transfer Data from TMP86F809NG to External Controller | |-------------|----------------------|------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------| | | 1st byte<br>2nd byte | Matching data (5AH) - | 9600 bps<br>9600 bps | - (Automatic baud rate adjustment) OK: Echo back data (5AH) Error: Nothing transmitted | | | 3rd byte 4th byte | Baud rate modification data<br>(See Table 15-4) | 9600 bps<br>9600 bps | OK: Echo back data<br>Error: A1H × 3, A3H × 3, 62H × 3 (Note 1) | | BOOT<br>ROM | 5th byte<br>6th byte | Operation command data (90H) - | Modified baud rate<br>Modified baud rate | -<br>OK: Echo back data (90H)<br>Error: A1H × 3, A3H × 3, 63H × 3 (Note 1) | | | 7th byte | - | Modified baud rate | OK: SUM (Upper byte) (Note 2)<br>Error: Nothing transmitted | | | 8th byte | | Modified baud rate | OK: SUM (Lower byte) (Note 2)<br>Error: Nothing transmitted | | | 9th byte | (Wait for the next operation command data) | Modified baud rate | 2) | Note 1: "xxH × 3" indicates that the device enters the half condition after sending 3 bytes of xxH. For details, refer to " 15.7 Error Code " Note 2: Refer to " 15.8 Checksum (SUM) ". Description of the flash memory SUM output mode - 1. The 1st through 4th bytes of the transmitted and received data contains the same data as in the flash memory writing mode. - 2. The 5th byte of the received data contains the command data in the flash memory SUM output mode (90H). - 3. When the 5th byte of the received data contains the operation command data shown in Table 1-6, the device echoes back the value which is the same data in the 6th byte position of the received data (in this case, 90H). If the 5th byte of the received data does not contain the operation command data, the device enters the halt condition after transmitting 3 bytes of operation command error code (63H). - 4. The 7th and the 8th bytes contain the upper and lower bits of the checksum, respectively. For how to calculate the checksum, refer to "15.8 Checksum (SUM)". - 5. After sending the checksum, the device waits for the next operation command data. #### 15.6.5 Product ID Code Output Mode (Operation Command: C0H) Table 15-11 shows product ID code output mode process. Table 15-11 Product ID Code Output Process | | Transfer Bytes | Transfer Data from External Controller to TMP86F809NG | Baud Rate | Transf | er Data from TMP86F809NG to<br>External Controller | |------|----------------------|-------------------------------------------------------|------------------------------------------|---------|------------------------------------------------------------------------| | | 1st byte<br>2nd byte | Matching data (5AH) - | 9600 bps<br>9600 bps | OK: Ech | natic baud rate adjustment)<br>o back data (5AH)<br>othing transmitted | | | 3rd byte 4th byte | Baud rate modification data<br>(See Table 15-4) | 9600 bps<br>9600 bps | | o back data<br>IH × 3, A3H × 3, 62H × 3 (Note 1) | | | 5th byte<br>6th byte | Operation command data (C0H) | Modified baud rate<br>Modified baud rate | ~ | o back data (C0H)<br>IH × 3, A3H × 3, 63H × 3 (Note 1) | | | 7th byte | | Modified baud rate | зан | Start mark | | | 8th byte | | Modified baud rate | OAH | The number of transfer data (from 9th to 18th bytes) | | | 9th byte | | Modified baud rate | 02H | Length of address (2 bytes) | | | 10th byte | | Modified baud rate | 10H | Reserved data | | воот | 11th byte | | Modified baud rate | 00H | Reserved data | | ROM | 12th byte | | Modified baud rate | 00H | Reserved data | | | 13th byte | | Modified baud rate | 00H | Reserved data | | | 14th byte | (( | Modified baud rate | 01H | ROM block count (1 block) | | | 15th byte | | Modified baud rate | E0H | First address of ROM<br>(Upper byte) | | | 16th byte | | Modified baud rate | 00H | First address of ROM (Lower byte) | | | 17th byte | | Modified baud rate | FFH | End address of ROM<br>(Upper byte) | | | 18th byte | | Modified baud rate | FFH | End address of ROM (Lower byte) | | | 19th byte | | Modified baud rate | 02H | Checksum of transferred data (9th through 18th byte) | | 4 | 20th byte | (Wait for the next operation command data) | Modified baud rate | - | | Note: "xxH × 3" indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to " 15.7 Error Code ". Description of Product ID code output mode - 1. The 1st through 4th bytes of the transmitted and received data contain the same data as in the flash memory writing mode. - 2. The 5th byte of the received data contains the product ID code output mode command data (C0H). - 3. When the 5th byte contains the operation command data shown in Table 15-6, the device echoes back the value which is the same data in the 6th byte position of the received data (in this case, C0H). If the 5th byte data does not contain the operation command data, the device enters the halt condition after sending 3 bytes of operation command error code (63H). - 4. The 9th through 19th bytes contain the product ID code. For details, refer to " 15.11 Product ID Code " 5. After sending the checksum, the device waits for the next operation command data. #### 15.6.6 Flash Memory Status Output Mode (Operation Command: C3H) Table 15-12 shows Flash memory status output mode process. Table 15-12 Flash Memory Status Output Mode Process | | Transfer Bytes | Transfer Data from External Controller to TMP86F809NG | Baud Rate | Transfer Data from TMP86F809NG to External Controller | |-------------|----------------------|-------------------------------------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------| | | 1st byte<br>2nd byte | Matching data (5AH) - | 9600 bps<br>9600 bps | (Automatic baud rate adjustment) OK: Echo-back data (5AH) Error: Nothing transmitted | | | 3rd byte 4th byte | Baud rate modification data<br>(See Table 15-4) | 9600 bps<br>9600 bps | OK: Echo back data<br>Error: A1H × 3, A3H × 3, 62H × 3 (Note 1) | | | 5th byte<br>6th byte | Operation command data (C3H) - | Modified baud rate<br>Modified baud rate | OK: Echo back data (C3H) Error: A1H × 3, A3H × 3, 63H × 3 (Note 1) | | | 7th byte | | Modified baud rate | 3AH Start mark | | | 8th byte | | Modified baud rate | 04H Byte count (from 9th to 12th byte) | | BOOT<br>ROM | 9th byte | | Modified baud rate | 00H Status code 1 to 03H | | | 10th byte | | Modified baud rate | 00H Reserved data | | | 11th byte | | Modified baud rate | 00H Reserved data | | | 12th byte | | Modified baud rate | 00H Reserved data | | | 13th byte | | Modified baud rate | Checksum 2's complement for the sum of 9th through 12th bytes 9th byte Checksum 00H: 00H 01H: FFH 02H: FEH 03H: FDH | | | 14th byte | (Wait for the next operation command data) | Modified baud rate | - | Note 1: "xxH × 3" indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to " 15.7 Error Code ". Note 2: For the details on status code 1, refer to " 15.12 Flash Memory Status Code ". Description of Flash memory status output mode - 1. The 1st through 4th bytes of the transmitted and received data contain the same data as in the Flash memory writing mode. - 2. The 5th byte of the received data contains the flash memory status output mode command data (C3H). - 3. When the 5th byte contains the operation command data shown in Table 15-6, the device echoes back the value which is the same data in the 6th byte position of the received data (in this case, C3H). If the 5th byte does not contain the operation command data, the device enters the halt condition after sending 3 bytes of operation command error code (63H). - 4. The 9th through 13th bytes contain the status code. For details on the status code, refer to "15.12 Flash Memory Status Code". - 5. After sending the status code, the device waits for the next operation command data. #### 15.6.7 Flash Memory Read Protection Setting Mode (Operation Command: FAH) Table 15-13 shows Flash memory read protection setting mode process. Table 15-13 Flash Memory Read Protection Setting Mode Process | | Transfer Bytes | Transfer Data from External Con-<br>troller to TMP86F809NG | Baud Rate | Transfer Data from TMP86F809NG to External Controller | |-------------|-----------------------------|------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------| | | 1st byte<br>2nd byte | Matching data (5AH) - | 9600 bps<br>9600 bps | - (Automatic baud rate adjustment) OK: Echo back data (5AH) Error: Nothing transmitted | | | 3rd byte 4th byte | Baud rate modification data<br>(See Table 15-4) | 9600 bps<br>9600 bps | OK: Echo back data<br>Error: A1H × 3, A3H × 3, 62H × 3 (Note 1) | | | 5th byte<br>6th byte | Operation command data (FAH) - | Modified baud rate<br>Modified baud rate | OK: Echo back data (FAH)<br>Error: A1H & 3, A3H & 3, 63H x 3 (Note 1) | | | 7th byte<br>8th byte | Password count storage address<br>15 to 08 (Note 2) | Modified baud rate<br>Modified baud rate | -<br>OK: Nothing transmitted<br>Error: Nothing transmitted | | BOOT<br>ROM | 9th byte<br>10th byte | Password count storage address<br>07 to 00 (Note 2) | Modified baud rate<br>Modified baud rate | OK: Nothing transmitted Error: Nothing transmitted | | | 11th byte<br>12th byte | Password comparison start address 15 to 08 (Note 2) | Modified baud rate<br>Modified baud rate | OK: Nothing transmitted Error: Nothing transmitted | | | 13th byte<br>14th byte | Password comparison start address 07 to 00 (Note 2) | Modified baud rate<br>Modified baud rate | - OK: Nothing transmitted<br>Error: Nothing transmitted | | | 15th byte<br>:<br>m'th byte | Password string (Note 2) | Modified baud rate Modified baud rate | - OK: Nothing transmitted Error: Nothing transmitted | | | n'th byte | | Modified baud rate | OK: FBH (Note 3)<br>Error: Nothing transmitted | | | n'+1th byte | (Wait for the next operation command data) | Modified baud rate | - | Note 1: "xxH × 3" indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to " 15.7 Error Code ". Note 2: Refer to "15.10 Passwords ". Note 3: If the read protection is enabled for a blank product or a password error occurs for a non-blank product, TMP86F809NG stops UART communication and enters the halt mode. In this case, initialize TMP86F809NG by the RESET pin and reactivate the serial PROM mode. Note 4 If an error occurs during reception of a password address or a password string, TMP86F809NG stops UART communication and enters the halt mode. In this case, initialize TMP86F809NG by the RESET pin and reactivate the serial PROM mode. Description of the Flash memory read protection setting mode - 1. The 1st through 4th bytes of the transmitted and received data contain the same data as in the Flash memory writing mode. - 2. The 5th byte of the received data contains the command data in the flash memory status output mode (FAH). - 3. When the 5th byte of the received data contains the operation command data shown in Table 1-6, the device echoes back the value which is the same data in the 6th byte position of the received data (in this case, FAH). If the 5th byte does not contain the operation command data, the device enters the halt condition after transmitting 3 bytes of operation command error code (63H). 4. The 7th through m'th bytes of the transmitted and received data contain the same data as in the flash memory writing mode. 5. The n'th byte contains the status to be transmitted to the external controller in the case of the successful read protection. #### 15.7 Error Code When detecting an error, the device transmits the error code to the external controller, as shown in Table 15-14. Table 15-14 Error Code | Transmit Data | Meaning of Error Data | |---------------|-------------------------------------| | 62H, 62H, 62H | Baud rate modification error. | | 63H, 63H, 63H | Operation command error. | | A1H, A1H, A1H | Framing error in the received data. | | A3H, A3H, A3H | Overrun error in the received data. | Note: If a password error occurs, TMP86F809NG does not transmit an error code. # 15.8 Checksum (SUM) #### 15.8.1 Calculation Method The checksum (SUM) is calculated with the sum of all bytes, and the obtained result is returned as a word. The data is read for each byte unit and the calculated result is returned as a word. Example: The checksum which is transmitted by executing the flash memory write command, RAM loader command, or flash memory SUM output command is calculated in the manner, as shown above. # 15.8.2 Calculation data The data used to calculate the checksum is listed in Table 15-15. Table 15-15 Checksum Calculation Data | Operating Mode | Calculation Data | Description | | |---------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Flash memory writing mode | | Even when a part of the flash memory is written, the checksum of the entire flash memory area (E000H to FFFH) is calcu- | | | Flash memory SUM output mode | Data in the entire area of the flash memory | lated. The data length, address, record type and checksum in Inte Hex format are not included in the checksum. | | | RAM loader mode | RAM data written in the first received RAM address through the last received RAM address | The length of data, address, record type and checksum in Intel Hex format are not included in the checksum. | | | Product ID Code<br>Output mode | 9th through 18th bytes of the transferred data | For details, refer to "15.11 Product ID Code ". | | | Flash Memory Status Output mode | 9th through 12th bytes of the transferred data | For details, refer to " 15:12 Flash Memory Status Code " | | | Flash Memory Erasing mode | All data in the erased area of the flash memory (the whole or part of the flash memory) | When the sector erase is executed, only the erased area is used to calculate the checksum. In the case of the chip erase, an entire area of the flash memory is used. | | # 15.9 Intel Hex Format (Binary) - 1. After receiving the checksum of a data record, the device waits for the start mark (3AH ":") of the next data record. After receiving the checksum of a data record, the device ignores the data except 3AH transmitted by the external controller. - 2. After transmitting the checksum of end record, the external controller must transmit nothing, and wait for the 2-byte receive data (upper and lower bytes of the checksum). - 3. If a receiving error or Intel Hex format error occurs, the device enters the halt condition without returning an error code to the external controller. The Intel Hex format error occurs in the following case: When the record type is not 00H, 01H, or 02H When a checksum error occurs When the data length of an extended record (record type = 02H) is not 02H When the device receives the data record after receiving an extended record (record type = 02H) with extended address of 1000H or larger. When the data length of the end record (record type = 01H) is not 00H #### 15.10Passwords The consecutive eight or more-byte data in the flash memory area can be specified to the password. TMP86F809NG compares the data string specified to the password with the password string transmitted from the external controller. The area in which passwords can be specified is located at addresses E000H to FF9FH. The area from FFA0H to FFFFH can not be specified as the passwords area. If addresses from FFE0H through FFFFH are filled with "FFH", the passwords are not compared because the product is considered as a blank product. Even in this case, the password count storage addresses and password comparison start address must be specified. Table 15-16 shows the password setting in the blank product and non-blank product. Table 15-16 Password Setting in the Blank Product and Non-Blank Product | Password | Blank Product (Note 1) | Non-Blank Product | |---------------------------------------------|------------------------|-------------------------| | PNSA<br>(Password count storage address) | E000H ≤ PNSA ≤ FF9FH | E000H ≤ PNSA ≤ FF9FH | | PCSA<br>(Password comparison start address) | E000H ≤ PCSA ≤ FF9FH | E000H ≤ PCSA ≤ FFA0 - N | | N<br>(Password count) | | 8 ≤ N | | Password string setting | Not required (Note 5) | Required (Note 2) | - Note 1: When addresses from FFE0H through FFFFH are filled with "FFH", the product is recognized as a blank product. - Note 2: The data including the same consecutive data (three or more bytes) can not be used as a password. (This causes a password error data. TMP86F809NG transmits no data and enters the halt condition.) - Note 3: \*: Don't care. - Note 4: When the above condition is not met, a password error occurs. If a password error occurs, the device enters the halt condition without returning the error code. - Note 5: In the flash memory writing mode or RAM loader mode, the blank product receives the Intel Hex format data immediately after receiving PCSA without receiving password strings. In this case, the subsequent processing is performed correctly because the blank product ignores the data except the start mark (3AH ":") as the Intel Hex format data, even if the external controller transmits the dummy password string. However, if the dummy password string contains "3AH", it is detected as the start mark erroneously. The microcontroller enters the halt mode. If this causes the problem, do not transmit the dummy password strings. Note 6: In the flash memory erasing mode, the external controller must not transmit the password string for the blank product. Figure 15-5 Password Comparison #### 15.10.1Password String The password string transmitted from the external controller is compared with the specified data in the flash memory. When the password string is not matched to the data in the flash memory, the device enters the halt condition due to the password error. #### 15.10.2Handling of Password Error If a password error occurs, the device enters the halt condition. In this case, reset the device to reactivate the serial PROM mode. # 15.10.3Password Management during Program Development If a program is modified many times in the development stage, confusion may arise as to the password. Therefore, it is recommended to use a fixed password in the program development stage. Example :Specify PNSA to F000H, and the password string to 8 bytes from address F001H (PCSA becomes F001H.) Password Section code abs = 0F000H DB 08H : PNSA definition DB "CODE1234" : Password string definition ### 15.11Product ID Code The product ID code is the 13-byte data containing the start address and the end address of ROM. Table 15-17 shows the product ID code format. Table 15-17 Product ID Code Format | Data | Description | In the Case of TMP86F809NG | |------|-----------------------------------------------------------------------------------------|----------------------------| | 1st | Start Mark (3AH) | зан | | 2nd | The number of transfer data (10 bytes from 3rd to 12th byte) | ОАН | | 3rd | Address length (2 bytes) | 02H | | 4th | Reserved data | 1DH | | 5th | Reserved data | 00H | | 6th | Reserved data | 00H | | 7th | Reserved data | 00H | | 8th | ROM block count | 01H | | 9th | The first address of ROM (Upper byte) | EOH | | 10th | The first address of ROM (Lower byte) | 00H | | 11th | The end address of ROM (Upper byte) | FEH | | 12th | The end address of ROM (Lower byte) | FFH | | 13th | Checksum of the transferred data (2's compliment for the sum of 3rd through 12th bytes) | 02H | # 15.12Flash Memory Status Code The flash memory status code is the 7-byte data including the read protection status and the status of the data from FFE0H to FFFFH. Table 15-18 shows the flash memory status code. Table 15-18 Flash Memory Status Code | | Data | Description | In the Case of TMP86F809NG | | | |---|------|---------------------------------------------------------------------------------------|---------------------------------------------------|--|--| | | 1st | Start mark | ЗАН | | | | | 2nd | Transferred data count (3rd through 6th byte) | 04H | | | | / | 3rd | Status code | 00H to 03H<br>(See figure below) | | | | | 4th | Reserved data | 00H | | | | | 5th | Reserved data | 00H | | | | | 6th | Reserved data | 00H | | | | > | 7th | Checksum of the transferred data (2's compliment for the sum of 3rd through 6th data) | 3rd byte checksum 00H 00H 01H FFH 02H FEH 03H FDH | | | #### Status Code 1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|---|---|---|---|---|-------|-------|----------------------------| | | | | | | | RPENA | BLANK | (Initial Value: 0000 00**) | | RPENA | Flash memory read pro-<br>tection status | 0:<br>1: | Read protection is disabled. Read protection is enabled. | |-------|------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------| | BLANK | The status from FFE0H to FFFFH. | 0:<br>1: | All data is FFH in the area from FFE0H to FFFFH. The value except FFH is included in the area from FFE0H to FFFFH. | Some operation commands are limited by the flash memory status code 1. If the read protection is enabled, flash memory writing mode command and RAM loader mode command can not be executed. Erase all flash memory before executing these command. | | | _ANK Flash Memory Writing Mode | Flash Memory RAM Loader | Flash memory | Product | Flash Memory | Flash Memory<br>Erasing Mode | Read Protec- | |-------|-------|--------------------------------|-------------------------|--------------------|------------------------|-----------------------|------------------------------|----------------------| | RPENA | BLANK | | ′ | SUM<br>Output Mode | ID Code Output<br>Mode | Status Output<br>Mode | Chip Erase Sector Erase | tion Setting<br>Mode | | 0 | 0 | m | m | m | m | m | m | × | | 0 | 1 | Pass | Pass | m | m | m | Pass | Pass | | 1 | 0 | × | × | m | (m)/ | m | m × | × | | 1 | 1 | × | × | m | m | ) m 🔷 | Pass | Pass | Note: m: The command can be executed. Pass: The command can be executed with a password. x: The command can not be executed. (After echoing the command back to the external controller, TMP86F809NG stops UART communication and enters the halt condition.) ### 15.13Specifying the Erasure Area In the flash memory erasing mode, the erasure area of the flash memory is specified by n-2 byte data. The start address of an erasure area is specified by ERASTA, and the end address is specified by ERAEND. If ERASTA is equal to or smaller than ERAEND, the sector erase (erasure in 4 kbyte units) is executed. Executing the sector erase while the read protection is enabled results in an infinite loop. If ERASTA is larger than ERAEND, the chip erase (erasure of an entire flash memory area) is executed and the read protection is disabled. Therefore, execute the chip erase (not sector erase) to disable the read protection. Note: When the sector erase is executed for the area containing no flash cell, TMP86F809NG stops the UART communication and enters the half condition. # 15.14Port Input Control Register In the serial PROM mode, the input level is fixed to the all ports except P03 and P02 ports with a hardware feature to prevent overlap current to unused ports. (All port inputs and peripheral function inputs shared with the ports become invalid.) Therefore, to access to the flash memory in the RAM loader mode without UART communication, port inputs must be valid. To make port inputs valid, set the pin of the port input control register (SPCR) to "1". The SPCR register is not operated in the MCU mode. #### Port Input Control Register Note 1: The SPCR register can be read or written only in the serial PROM mode. When the write instruction is executed to the SPCR register in the MCU mode, the port input control can not be performed. When the read instruction is executed for the SPCR register in the MCU mode, read data of bit7 to 1 are unstable. Note 2: All I/O ports except P03 and P02 ports are controlled by the SPCR register. #### 15.15Flowchart Page 174 # 15.16UART Timing Table 15-19 UART Timing-1 (VDD = 4.5 to 5.5 V, fc = 2 to 16 MHz, Topr = -10 to 40°C) | Parameter | Symbol | Clock Frequency (fc) | Minimum Required Time | | | |------------------------------------------------------------------|--------|----------------------|-----------------------|----------------|--| | Parameter | Symbol | Clock Frequency (ic) | At fc = 2 MHz | At fc = 16 MHz | | | Time from matching data reception to the echo back | CMeb1 | Approx. 930 | 465 μs | 58.1 μs | | | Time from baud rate modification data reception to the echo back | CMeb2 | Approx. 980 | 490 μs | 61.3 μs | | | Time from operation command reception to the echo back | CMeb3 | Approx. 800 | 400 μs | 50 μs | | | Checksum calculation time | CKsm | Approx. 7864500 | 3.93 s | 491.5 μs | | | Erasure time of an entire flash memory | CEall | - (( | 30 ms | 30 ms | | | Erasure time for a sector of a flash memory (in 4-kbyte units) | CEsec | | 15 ms | 15 ms | | Table 15-20 UART Timing-2 (VDD = 4.5 to 5.5 V, fc = 2 to 16 MHz, Topr = -10 to 40°C | December | Overtal) | | Minimum Required Time | | | |-----------------------------------------------------------------------------------------------------------------|----------|----------------------|-----------------------|----------------|--| | Parameter | Symbol | Clock Frequency (fc) | At fc = 2 MHz | At fc = 16 MHz | | | Time from the reset release to the acceptance of start bit of RXD pin | RXsup | 2100 | 1.05 ms | 131.3 ms | | | Matching data transmission interval | CMtr1 | 28500 | 14.2 ms | 1.78 ms | | | Time from the echo back of matching data to the acceptance of baud rate modification data | CMtr2 | 380 | 190 μs | 23.8 μs | | | Time from the echo back of baud rate modification data to the acceptance of an operation command | CMtr3 | 650 | 325 μs | 40.6 μs | | | Time from the echo back of operation command to the acceptance of password count storage addresses (Upper byte) | CMtr4 | 800 | 400 μs | 50 μs | | # 16. Input/Output Circuitry #### 16.1 Control Pins The input/output circuitries of the TMP86F809NG control pins are shown below. Note: The TEST pin of TMP86FH09/F809/F409NG does not have a pull-down resistor and diode(D1). Fix the TEST pin at Low level in MCU mode. ### 16.2 Input/Output Ports Note: Input status on pins set for input mode are read in into the internal circuit. Therefore, when using the ports in a maxture of input and output modes, the contents of the output latches for the ports that are set for input mode may be rewritten by execution of bit manipulating instructions. # 17. Electrical Characteristics # 17.1 Absolute Maximum Ratings The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded. | (VSS = 0) | ١ | |-----------|---| |-----------|---| | Parameter | Symbol | Pins | Ratings | Unit | |----------------------------------|---------------------|------------------|-------------------------------|------| | Supply voltage | $V_{DD}$ | | -0.3 to 6.0 | V | | Input voltage | V <sub>IN</sub> | | -0.3 to V <sub>DD</sub> + 0.3 | > v | | Output voltage | V <sub>OUT1</sub> | | -0.3 to V <sub>DD</sub> + 0.3 | V | | | I <sub>OUT1</sub> | P0, P1, P3 ports | (-1.8) | | | Output current (Per 1 pin) | I <sub>OUT2</sub> | P1, P2, P3 ports | 3.2 | | | | I <sub>OUT3</sub> | P0 ports | 30 | mA | | | Σ l <sub>OUT1</sub> | P0, P1, P3 ports | ) -30 | ША | | Output current (Total) | Σ I <sub>OUT2</sub> | P1, P2, P3 ports | 60 | | | | Σ I <sub>OUT3</sub> | P0 ports | 80 | | | Power dissipation [Topr = 85 °C] | $P_{D}$ | | 300 | mW | | Soldering temperature (time) | Tsld | | 260 (10 s) | | | Storage temperature | Tstg | | -55 to 125 | °C | | Operating temperature | Topr | | -40 to 85 | | ### 17.2 Operating Conditions The Operating Conditions show the conditions under which the device be used in order for it to operate normally while maintaining its quality. If the device is used outside the range of Operating Conditions (power supply voltage, operating temperature range, or AC/DC rated values), it may operate erraticially. Therefore, when designing your application equipment, always make sure its intended working conditions will not exceed the range of Operating Conditions. #### 17.2.1 MCU mode (Flash Programming or erasing) $(V_{SS} = 0 \text{ V}, \text{ Topr} = -10 \text{ to } 40^{\circ}\text{C})$ | Parameter | Symbol | Pins | Ratings | Min | Max | Unit | |-------------------|------------------|-------------------------|-------------------------|----------------------|------------------------|--------------| | Supply voltage | $V_{DD}$ | | NORMAL1, 2 modes | 4.5 | 5.5 | | | Input high level | V <sub>IH1</sub> | Except hysteresis input | V <sub>DD</sub> ≥ 4.5 V | $V_{DD} \times 0.70$ | Vpp | | | input night level | V <sub>IH2</sub> | Hysteresis input | VDD 2 4.3 V | $V_{DD} \times 0.75$ | VDD | V | | Input low level | $V_{IL1}$ | Except hysteresis input | V <sub>DD</sub> ≥ 4.5 V | | $V_{DD} \times 0.30$ | $\widehat{}$ | | input low level | $V_{IL2}$ | Hysteresis input,TEST | VDD = 4.5 | 0 | V <sub>DD</sub> × 0.25 | | | Clock frequency | fc | XIN, XOUT | | 1.0 | 16.0 | MHz | # 17.2.2 MCU mode (Except Flash Programming or erasing) $(V_{SS} = 0 \text{ V}, \text{ Topr} = -40 \text{ to } 85^{\circ}\text{C})$ | | | | | | , (30 | | | | |------------------|------------------|-------------------------|---------------------------------------------------------------------------------|---------------------------------------|-------------------------------|----------------------|------|-----| | Parameter | Symbol | Pins | | Ratings | Min | Max | Unit | | | Supply voltage | | | fc = 16 MHz | NORMAL1, 2 modes<br>IDLE0, 1, 2 modes | 4.5 | | | | | | V <sub>DD</sub> | | fc = 8 MHz | NORMAL1, 2 modes<br>IDLE0, 1, 2 modes | | 5.5 | V | | | | | | fs = 32.768 KHz | SLOW1, 2 modes<br>SLEEP0, 1, 2 modes | 2.7(Note1) | | | | | | | | STOP mode | | | | | | | | V <sub>IH1</sub> | Except hysteresis input | V <sub>DD</sub> ≥ 4.5 V | | $V_{DD} \times 0.70$ | - V <sub>DD</sub> | | | | Input high level | V <sub>IH2</sub> | Hysteresis input | | | V <sub>DD</sub> × 0.75 | | | | | | VIH3 | h ^ | V <sub>DD</sub> < 4.5 V | | $V_{DD} \times 0.90$ | | V | | | | V <sub>IL1</sub> | Except hysteresis input | V <sub>DD</sub> ≥ 4.5 V | | | $V_{DD} \times 0.30$ | V | | | Input low level | V <sub>IL2</sub> | Hysteresis input,TEST | V <sub>DD</sub> ≥ 4.5 V | | 0 | $V_{DD} \times 0.25$ | | | | | V <sub>IL3</sub> | $\wedge$ | V <sub>DD</sub> < 4.5 V | | 1 | $V_{DD} \times 0.10$ | | | | | fc | XIN, XOUT | $V_{DD} = 2.7 \text{ to } 5.5 \text{V}$ $V_{DD} = 4.5 \text{ to } 5.5 \text{V}$ | | V <sub>DD</sub> = 2.7 to 5.5V | | 8.0 | MHz | | Clock frequency | 10 | Ally, AUG | | | 1.0 | 16.0 | | | | | fs | XTIN, XTOUT | $V_{DD} = 2.7 \text{ to } 5.5 \text{V}$ | , | 30.0 | 34.0 | kHz | | Note 1: The operating temperature (Topr) must not exceed the range between -20 to $85^{\circ}$ C under 3.0V. ### 17.2.3 Serial PROM mode $(V_{SS} = 0 \text{ V}, \text{ Topr} = -10 \text{ to } 40 \,^{\circ}\text{C})$ | Parameter | Symbol | Pins | Condition | Min | Max | Unit | |--------------------|------------------|-------------------------|----------------------------------------------------------|----------------------|------------------------|------| | Supply voltage | $V_{DD}$ | | NORMAL1, 2 modes | 4.5 | 5.5 | | | Input high voltage | V <sub>IH1</sub> | Except hysteresis input | $V_{DD} \ge 4.5 \text{ V}$ $V_{DD} \times 0.70$ $V_{DD}$ | | V <sub>DD</sub> | | | | V <sub>IH2</sub> | Hysteresis input | VDD ≥ 4.5 V | $V_{DD} \times 0.75$ | ( ) DB | V | | Input low voltage | $V_{IL1}$ | Except hysteresis input | V <sub>DD</sub> ≥ 4.5 V | ~ 0(7 | $V_{DD} \times 0.30$ | | | Input low voltage | V <sub>IL2</sub> | Hysteresis input,TEST | V V D ≥ 4.5 V | | V <sub>DD</sub> × 0.25 | | | Clock frequency | fc | XIN, XOUT | | 2.0 | 16.0 | MHz | #### 17.3 DC Characteristics $(V_{SS} = 0 \text{ V}, \text{ Topr} = -40 \text{ to } 85 \,^{\circ}\text{C})$ | Parameter | Symbol | Pins | Condition | Min | Тур. | Max | Unit | |--------------------------------------|--------------------|---------------------------------|---------------------------------------------------------------------------|-----|------|-----|------| | Hysteresis voltage | $V_{HS}$ | Hysteresis input | < | //- | 0.9 | - | V | | Input current | I <sub>IN1</sub> | TEST | V <sub>DD</sub> = 5.5 V, V <sub>IN</sub> = 5.5 V/0 V | | | | | | | I <sub>IN2</sub> | Sink open drain, tri-state port | VDD = 3.3 V, VIN = 3.3 V/0 V | 1 | ) | ±2 | μΑ | | | I <sub>IN3</sub> | RESET, STOP | | 7/ | | | | | Input resistance | R <sub>IN3</sub> | RESET pull-up | V <sub>DD</sub> = 5.5 V, V <sub>IN</sub> = 0 V | 100 | 220 | 450 | kΩ | | Output leakage current | I <sub>LO1</sub> | Sink open drain port | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = 5.5 V | ) - | - | 2 | μА | | Output leakage current | I <sub>LO2</sub> | Tri-state port | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = 5.5 V/0 V | _ | _ | ±2 | μА | | Output high voltage | V <sub>OH</sub> | Tri-state port | $V_{DD} = 4.5 \text{ V}, I_{OH} = -0.7 \text{ mA}$ | 4.1 | | - | V | | Output low voltage | V <sub>OL</sub> | Except XOUT, P3, P5 | $V_{DD} = 4.5 \text{ V}, I_{OL} = 1.6 \text{ mA}$ | - | St | 0.4 | V | | Output low curren | I <sub>OL</sub> | High current port<br>(P0 Port) | $V_{DD} = 4.5 \text{ V}, V_{OL} = 1.0 \text{ V}$ | -( | 20 | - < | mA | | Supply current in NORMAL1, 2 modes | | | V <sub>DD</sub> = 5.5 V When a program operates on flash memory (Note5,6) | 7 | 0.5 | 19 | mA | | Supply current in IDLE 0, 1, 2 modes | | | fc = 16 MHz<br>fs = 32.768 kHz | | 4.5 | 8.5 | | | Supply current in SLOW1 mode | | | When a program operates on flash memory (Note5,6) | - | 25 | 65 | | | SLOW I Mode | I <sub>DD</sub> | | $V_{DD} = 3.0 \text{ V}$ When a program operates on RAM | - | 15 | 25 | | | Supply current in<br>SLEEP1 mode | | | fs = 32.768 kHz | - | 7 | 15 | μΑ | | Supply current in SLEEP0 mode | | | | - | 5 | 12 | | | Supply current in STOP mode | | | $V_{DD} = 5.5 \text{ V}$<br>$V_{IN} = 5.3 \text{ V}/0.2 \text{ V}$ | - | 0.5 | 10 | | | Peak current for | . / | | V <sub>DD</sub> = 5,5 V | - | 10 | - | | | SLOW1 mode<br>(Note4,5) | I <sub>DDP-P</sub> | | $V_{DD} = 3.0 \text{ V}$ | - | 2 | - | mA | - Note 1: Typical values show those at Topr = $25^{\circ}$ C and $V_{DD} = 5$ V. - Note 2: Input current (I<sub>IN3</sub>): The current through pull-up resistor is not included. - Note 3: The supply currents of SLOW2 and SLEEP2 modes are equivalent to those of IDLE0, IDLE1 and IDLE2 modes. - Note 4: When a program is executing in the flash memory or when data is being read from the flash memory, the flash memory operates in an intermittent manner, causing peak currents in the operation current, as shown in Figure 17-1. In this case, the supply current I<sub>DD</sub> (in NORMAL1, NORMAL2 and SLOW1 modes) is defined as the sum of the average peak current and MCU current. Note 5: When designing the power supply, make sure that peak currents can be supplied. In SLOW1 mode, the difference between the peak current and the average current becomes large. Figure 17-1 Intermittent Operation of Flash Memory #### 17.4 AD Characteristics (V\_SS = 0.0 V, 2.7 V $\leq$ V\_DD $\leq~5.5$ V, Topr = -40 to 85 °C) | Paramete | Symbol | Condition | Min | Тур. | Max | Unit | |----------------------|------------------|---------------------------------------------------------------------|-----------------|-------|-----------------|------| | Analog input voltage | V <sub>AIN</sub> | | V <sub>SS</sub> | - | V <sub>DD</sub> | V | | Non linearity error | | | - | | ±6 | | | Zero point error | | $V_{DD} = 3.0 \text{V} / 5.0 \text{ V}$<br>$V_{SS} = 0.0 \text{ V}$ | - | ((-)) | ±6 | LSB | | Full scale error | | V <sub>SS</sub> = 0.0 V | - ( | 77/^ | ±6 | LOD | | Total error | | | <b>\-</b> (\ | 7 )}- | ±6 | | - Note 1: The total error includes all errors except a quanitization error, and is defined as a maximum deviation from the ideal conversion line. - Note 2: Conversion time is defferent in recommended value by power supply voltage. - Note 3: The voltage to be input on the AIN input pin must not exceed the range between $V_{DD}$ and $V_{SS}$ . If a voltage outside this range is input, conversion values will become unstable and conversion values of other channels will also be affected. ### 17.5 AC Characteristics ( $V_{SS}$ = 0 V, 4.5 V $\leq$ $V_{DD}$ $\leq$ 5.5 V, Topr = -40 to 85°C) | Parameter | Symbol | Condition | Min | Тур. | Max | Unit | |------------------------------|------------------|-------------------------------------------|-------|-------|-------|------| | | | NORMAL1, 2 modes | 0.25 | _ | 4 | μS | | Machine cycle time | 4014 | IDLE0, 1, 2 modes | 0.25 | | | | | | tcy | SLOW1, 2 modes | 117.6 | ( ) P | 400.0 | | | | | SLEEP0, 1, 2 modes | 117.6 | | 133.3 | | | High-level clock pulse width | t <sub>WCH</sub> | For external clock operation (XIN input) | | 31.25 | | | | Low-level clock pulse width | t <sub>WCL</sub> | fc = 16 MHz | | 31.25 | | ns | | High-level clock pulse width | t <sub>WSH</sub> | For external clock operation (XTIN input) | (-)> | 15.26 | | 0 | | Low-level clock pulse width | t <sub>WSL</sub> | fs = 32.768 kHz | | 13.20 | | μS | $(V_{SS} = 0 \text{ V, } 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V, Topr} = -40 \text{ to } 85^{\circ}\text{C})$ | Parameter | Symbol | Condition | Min | Тур. | Max | Unit | |------------------------------|------------------|-------------------------------------------|--------------|-------|-------------|------| | | | NORMAL1, 2 modes | 0.5 | ~ ~ | 7)4 | | | Machine cycle time | tov | IDLE0, 1, 2 modes | 0.5 | | <b>//</b> 4 | | | Machine cycle time | tcy | SLOW1, 2 modes | 117.6 | | 133.3 | μS | | | | SLEEP0, 1, 2 modes | 117.6 | | 133.3 | | | High-level clock pulse width | t <sub>WCH</sub> | For external clock operation (XIN input) | (770 | 62.5 | | 20 | | Low-level clock pulse width | t <sub>WCL</sub> | fc = 8 MHz | $(\sqrt{2})$ | 02.5 | _ | ns | | High-level clock pulse width | t <sub>WSH</sub> | For external clock operation (XTIN input) | | 15.26 | | | | Low-level clock pulse width | t <sub>WSL</sub> | fs = 32.768 kHz | )) | 15.20 | | μS | Note 1: The operating temperature(Topr) must not exceed the range between -20 to 85°C under 3.0V ### 17.6 Flash Characteristics ### 17.6.1 Write/Erase Characteristics $(V_{SS} = 0 \ V)$ | Paramete | h _ ^ | Condition | Min | Тур. | Max. | Unit | |-------------------------------|---------------------------------------|--------------------------------|-----|------|------|-------| | Number of guaranteed writes t | o flash memory $V_{SS} = 0 \text{ V}$ | Topr = $-10$ to $40^{\circ}$ C | _ | _ | 100 | Times | # 17.7 Recommended Oscillating Conditions TMP86F809NG - Note 1: To ensure stable oscillation, the resonator position, load capacitance, etc. must be appropriate. Because these factors are greatly affected by board patterns, please be sure to evaluate operation on the board on which the device will actually be mounted. - Note 2: The product numbers and specifications of the resonators by Murata Manufacturing Co., Ltd. are subject to change. For up-to-date information, please refer to the following URL: http://www.murata.com ### 17.8 Handling Precaution When using the device (oscillator) in places exposed to high electric fields such as cathode-ray tubes, we recommend electrically shielding the package in order to maintain normal operating condition. # 18. Package Dimensions ### **TOSHIBA** #### **RESTRICTIONS ON PRODUCT USE** - Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice. - This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission. - Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS PRODUCT DESIGN OR APPLICATIONS. - PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative. - Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part. - Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations. - The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise. - ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT. - Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations. - Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.