

# Basic Knowledge of Discrete Semiconductor Device

# **Chapter III** Transistors

### February 2022 Toshiba Electronic Devices & Storage Corporation

### **Types of Transistors**

Transistors are roughly classified into three types: bipolar, field effect and insulated gate bipolar.

Bipolar transistors are current-driven devices. Field-effect transistors (FET) and insulatedgate bipolar transistors (IGBT) are voltage-driven devices.



## **Bipolar Transistors (BJTs)**



BJTs are current-driven devices driven by base current.
Operation of NPN transistor
Base current: Current from base to emitter
Collector current: Current from collector to emitter
Operation of PNP transistor
Base current: Current from emitter to base
Collector current: Current from emitter to collector



## **Bias Resistor Built-in Transistors (BRTs)**

BRTs are bias resistor built-in transistors. BJTs are often used together with resistors in electronic equipment. The mounting area can be reduced by using BRTs, which integrate a transistor and a resistor.



Fig. 3-2(c) Why BJT needs resistance in its base circuit

### **Junction Field-Effect Transistors (JFETs)**

#### <u><Operation of JFETs></u>

#### JFET: Junction Field-Effect Transistor

- In the N-channel junction field-effect transistor (Figure 3-3 (a)), when a voltage is applied between the drain and the source, electrons flow from the source to the drain.
- (2) When a reverse bias is applied between the gate and source, the depletion layer expands and suppresses the electron flow in (1). (Narrowing path of electron flow)
- (3) If the reverse bias voltage between the gate and source is further increased, the depletion layer blocks the channel and the flow of electrons stops.

As shown above, voltage applied between gate and source controls the condition between drain and source. So FETs are voltage-driven devices.

(Note: Direction of current flow is opposite to that of electron flow. The mechanism of widening of the depletion layer is the same as for diode.)



## Metal-Oxide-Semiconductor Field-Effect Transistors (MOSFETs)



### **Differences between BJT and MOSFET**

Explanation of the differences between ON/OFF operation of BJT and MOSFET.

- (1) Base current of BJT starts flowing when base voltage increases, and collector current is in proportion to this base current. This flow starts at about 0.7 V. This voltage is called the base-emitter threshold voltage (VBE). In order to make collector current flow, it is necessary to supply the base current and continuous driving power is required. (Low drive voltage, continuous driving power required)
- (2) Since the MOSFET forms a channel according to the gatesource voltage, this voltage must be a certain voltage or more. Once the channel is formed, the ON state continues and the drain current continues to flow, and so the power required for the driving is small. By discharging the charge accumulated in the gate and removing the channel, it shifts to the OFF state. (Driving voltage higher than BJT, small driving power)



Fig. 3-5(b) Switching operation of MOSFET

# **Structure and Operation of MOSFET**

Here we explain the operation of the MOSFET, referring to Fig. 3-6(a).

- (1) Apply voltage between drain and source with positive drain polarity. (Drain-source voltage: VDS)
- (2) Apply voltage between gate and source with positive gate polarity. (Gate-source voltage: VGS)
- (3) As a result, electrons are attracted to the p-type layer just under the gate insulator film, and part of the p-type layer is turned into n-type region. (This n-type region in this p-type layer is called the "inversion layer (channel)".)
- (4) As this inversion layer is completed, an n-layer path is formed from the drain to the source of the MOSFET.
  - $(n + \Leftrightarrow n \Leftrightarrow inversion layer (n) \Leftrightarrow n +)$

TOSHIBA

(5) As a result, the MOSFET works at low resistance, and drain current is determined by applied VDS and load flows.



# **MOSFET Performance Improvement: Decision Factors of R**<sub>DS(ON)</sub>

- 1) The MOSFET device structure is selected according to the required voltage rating( $V_{DSS}$ ). For example, many middle and high voltage MOSFETs ( $V_{DSS}$ =250V or higher) have planar gate MOS( $\pi$ -MOS) structure, and products with less than  $V_{DSS}$ =200V have more trench gate MOS(U-MOS).
- 2) The factor that determine the on-resistance  $R_{DS(ON)}$  are shown in Fig.3-7 and Equation 3-(1). Depending on the structure and  $V_{DSS}$  of MOSFET, the ratio of factors determining  $R_{DS(ON)}$  will change. When the  $\pi$ -MOS structure is chosen,  $R_{drift}$  becomes the dominant factor in  $V_{DSS}$ =600V products, while the ratio of  $R_{ch}$ + $R_{J-FET}$  is high in  $V_{DSS}$ =30V products. However by applying U-MOS structure,  $R_{ch}$  will be very small.



# MOSFET Performance Improvement: Approach to Low R<sub>DS(ON)</sub>

### Summary of approach to low ON resistance



We are pursuing the following countermeasures for the biggest problem of MOSFET: "How to effectively reduce on-resistance by effectively utilizing the element area"

- High voltage: Reduce resistance of Rdrift by the advanced super-junction process explained on the next page.
- 2. Low voltage: Minimize resistance of Rch by fine patterning of trench structure and reduce resistance of Rsub by thinning wafer



## **MOSFET Performance Improvement:** Super-Junction MOSFETs (SJ-MOS)

- (1) <u>SJ-MOS has pillar-shaped P layer (P pillar layer) in N layer. P and N layers are aligned alternately</u>. (See Fig. 3-9(b).)
- (2) Depletion layer spreads in N- layer by applying V<sub>DS</sub>, but the way it spreads in SJ-MOS is different from the case of general D-MOS. (See Fig. 3-9(a)/(b) for electric field intensity. Electric field intensity indicates the status of depletion layer.)
- (3) In the case of D-MOS the electric field intensity is the strongest at P/N- layer interface. When the electric field intensity exceeds the limit of silicon, break-over phenomenon (breakdown phenomenon) occurs, and this is the voltage limit. On the other hand, in the case of SJ-MOS, the electric field intensity is uniform in N layer.
- (4) As a result, SJ-MOS can be designed with N layer that has lower resistance, realizing low-ON-resistance products. SJ-MOS can realize lower ON resistance with the same size chip as DMOS.



# **Summary of MOSFET Features by Structure**

Features and main applications based on the structure of various MOSFETs are shown in Table 3-2.

•Withstand voltage: The optimum structure is selected for the target withstand voltage.

•Low On-Resistance: U-MOS for products with 250 V or less, SJ-MOS (or DTMOS) are advantageous for products with more than that.

- High current: The same tendency as for low ON resistance.
- •High Speed: U-MOS is disadvantageous for high-speed switching because of large gate capacity (Ciss).

Depending on the product, it is also commercialized for high-speed switching designed for small "Ron × Ciss" by taking advantage of the low ON resistance characteristic.

#### Names at Toshiba **U-MOS** $\pi$ -MOS DTMOS D-MOS General name Trench gate MOS SJ-MOS **Planer gate MOS** Withstand voltage up to 250 V Excellent up to 900 V Excellent 600 V or higher Better Low ON voltage Excellent Fair Excellent **High current** Excellent Fair Excellent **High speed** Good/Excellent Excellent Good Small- to medium-capacity Medium- to large-capacity Field **Battery applications** converters converters Application Chargers, adaptors Base station & server power PCM, NBPC, DC/DC converters, small- to medium-size TVs, LED Equipment supplies, medium- to largemotor equipment for automobiles size TVs, power conditioners lighting

#### Table 3-2. Advantages and applications of MOSFETs by structure

### Performance of MOSFETs: Drain Current and Power Dissipation

Permissible loss and drain current, which are typical maximum ratings of MOSFET, are calculated as follows.

(A different expression of current is adopted for some products.)

Power dissipation is calculated by thermal resistance and channel temperature. Drain current is calculated by the calculated power dissipation and ON resistance, using Ohm's law.

#### **P**<sub>D</sub>: Power dissipation

#### ⇒ Power loss allowed in designated temperature condition of the device

Q) How much is  $P_D$  of MOSFET with  $T_{ch(max)}=150^{\circ}C$ ,  $T_c=25^{\circ}C$ ,  $R_{th(ch-c)}=3.13^{\circ}C/W$ ?

A) 
$$P_{D} = \frac{T_{ch(max)} - T_{c}}{R_{th(ch-c)}} = \frac{150^{\circ}C - 25^{\circ}C}{3.13^{\circ}C/W} = 39.9 \text{ W} \doteq \underline{40 \text{ W}}$$

#### I<sub>D</sub>: Drain current

⇒ DC rating: DC current that flows in forward direction. (defined at room temperature)

Q) How much is I<sub>D</sub> rating of MOSFET with P<sub>D</sub>=40 W, R<sub>DS(ON)</sub>=0.16  $\Omega$  Max?

A)  $I_D = (P_D/R_{DS(ON)})^{1/2} = (40 \text{ W}/0.16 \Omega)^{1/2} = 15.8 \text{ A}$ 

#### I<sub>DP</sub>: Pulse drain current

⇒ Maximum drain current at designated pulse width. Generally, about 4 times DC current

Q) How much is  $I_{DP}$  of MOSFET with  $I_D$ =15.8 A?

A) I<sub>D</sub>×4 = 15.8 A × 4 = 63.2 A

# **Performance of MOSFETs: Avalanche Capability**

As a feature of MOSFET \* 1, if it is within a certain energy, drain current ID and below the rated channel temperature Tch, there is performance that does not break even if it exceeds the rated voltage VDSS. This is called avalanche capability, the allowable energy is called avalanche energy, and the current is called avalanche current. \*1: Some products do not guarantee the avalanche capability



#### © 2022 Toshiba Electronic Devices & Storage Corporation

TOSHIBA

# **Performance of MOSFETs: Characteristic of Capacitance**

Capacitance characteristics of C<sub>iss</sub>, C<sub>rss</sub> and C<sub>oss</sub> are important factors affecting switching characteristics of MOSFET.

<u> $C_{iss}$ : input capacitance ( $C_{iss} = C_{gd} + C_{gs}$ )</u>

 $\Rightarrow$ Sum of gate-drain and gate-source capacitance: It influences delay time; the bigger the C<sub>iss</sub>, the longer the delay time.

#### <u>C<sub>rss</sub>: Reverse transfer capacitance (C<sub>rss</sub> = C<sub>gd</sub>)</u>

 $\Rightarrow$ Gate-drain capacitance: The bigger the C<sub>rss</sub>, the more the characteristic of drain current rising deteriorates, which is disadvantageous for MOSFETs' loss. Low capacitance is needed to drive at high speed.

Coss: Output capacitance (C<sub>oss</sub> = C<sub>gd</sub> + C<sub>ds</sub>)

 $\Rightarrow$ Sum of gate-drain and drain-source capacitance: It influences turn-off characteristic, and loss with light load. In the case of large C<sub>oss</sub>, turn-off dv/dt decreases, which is advantageous for noise. But loss with light load increases.



### Performance of MOSFETs: Safe Operating Area (or <u>Area of Safe Operation</u>)

There are two modes of safe operating area (SOA).

- 1. Forward Bias SOA (F.B. SOA): Usable area of current and voltage at ON status.
- Reverse Bias SOA (R.B. SOA): Usable area of current and voltage at turn-off operation. Applied pulse width is very narrow because of use under switching operation. Each mode can be defined as shown in Fig. 3-12(a).



Fig. 3-12(a) Defining SOA in actual operation

- As for the guarantee of avalanche, rated voltage / current operation (short time) at turn-off is generally guaranteed as for the MOSFET, but R. B. SOA has not been announced.
- F.B.SOA consists of three restriction areas, rated current, rated voltage and thermal resistance areas, and secondary breakdown area.
- The three restriction areas are limited by ratings of device or calculated from thermal resistance. But secondary breakdown area is obtained by measurement of the actual device.



### **Insulated-Gate Bipolar Transistors (IGBTs)**

An IGBT is a device suitable for high-current control combining a voltage-driven MOSFET in the front stage and a transistor allowing a large current to flow in the rear stage.

#### [Equivalent circuit and operation details]

•The equivalent circuit of the IGBT is shown in Figure 3-13 (b). The RBE value is set so that the NPN Tr does not turn on.

- •Applying ON signal to gate of an Nch MOSFET turns on conduction state.
- •As a result, current flows from the emitter to the base of PNP Tr. This base current works to lower the ON resistance of Nch MOSFET. (Conductivity modulation effect)

### [Comparison with MOSFET]

- •Gate driving operation is the same as Nch MOSFETs.
- •In ON state, decrement of ON resistance of Nch MOS enables high current flow.
- •Voltage drop across the emitter and base of PNP Tr occurs in the entire current region.(Approximately 1.0 V is added up as ON voltage.)



Fig. 3-13(b) Internal equivalent circuit of IGBT

# **Operation of Insulated-Gate Bipolar Transistors (IGBTs)**

Operation of the IGBT connected as in Fig. 3-14(a) is shown below.

- (1) Inversion layer is made in P layer under gate by applying positive voltage to gate. The Nch MOSFET in Fig. 3-14(b) turns on like a normal Nch MOSFET.
- (2) When the Nch MOSFET is ON status, collector's potential is positive. So, holes are injected from P+ through N+ to N-, and this injection accelerates injection of electrons from emitter.
- (3) As a result, <u>increment of carriers (electrons and holes) decreases resistance of N- layer that normally</u> <u>has high resistance</u> (conductivity modulation effect).

Thus, ON resistance of the Nch MOSFET varies to lower as shown in Fig. 3-14(b).



# Performance Improvement of IGBTs: Evolution of Vertical Design

As shown in Figure 3-15 (a), the vertical design of the IGBT has been evolving.

Starting from the PT structure, thin PT (generally called "Field Stop") structure is becoming mainstream as thin wafers are now used. (Gate structure is the same as MOSFET.)



#### **Reverse conductive IGBT: RC-IGBT**

•The structure of the RC-IGBT is shown in Figure 3-16 (a). A diode is formed by making a part of the p-type layer, which is the collector of the IGBT, n-type. This diode has the same function as FWD \* 1, which is generally inserted in the IGBT.

•With the introduction of thin wafer technology, it became possible to commercialize this configuration. Since the diode and the IGBT are one chip, it is easy to assemble. Because it is difficult to control the performance of the diode and the IGBT separately, the RC-IGBT is unsuitable for certain applications.

\*1: FWD—Free-Wheeling Diode. Generally, it is used to send reflux current generated by a reactor.



Fig. 3-16(a) Structure of RC-IGBT

#### Injection-enhanced gate transistor: IEGT

•Generally, in the high-voltage IGBT, it is difficult to obtain low VCE (sat) characteristics because the carrier concentration of the drift layer (n-type layer) on the emitter side is low.

•The IEGT was developed to obtain low VCE (sat) performance at high withstand voltage (generally 1200 V or higher).

- Fig. 3-16(b) shows the IEGT's structure and principle.
- •It has a trench gate structure. Drawing out of the gate electrode is thinned out. As a result, carriers are accumulated just under the thinned gate electrode, increasing the carrier concentration on the emitter side.

•This high carrier density decreases resistance of drift layer, and makes VCE(sat) low.



Fig. 3-16(b) Structure and carrier density of IEGT

# **Application of IGBTs**

<u>IGBTs are suitable for applications that have easy driving circuit and need high current.</u> They are currently used in IH (Induction Heating) equipment adopting soft-switching under 50kHz, home appliances, vehicles, and a wide variety of AC drives. <u>In future, their application fields are expected to expand to include various AC drives.</u>



Table 3-3. Typical application of IGBTs

Note: IGBTs are less suitable for high-speed switching than MOSFETs because of bipolar operation.

### Comparison of Forward Characteristics of IGBTs and MOSFETs

This page compares the forward characteristics of the MOSFET(D-MOS) and the IGBT at voltage from 500 to 600 V. In the <u>low-current area, the MOSFET has small voltage drop</u>, and has an advantage. On the other hand, the <u>forward voltage characteristic of the IGBT is better than that of the MOSFET in the high-current area</u>, as shown in Fig. 3-17. As the forward characteristic of the MOSFET has strong positive dependence on temperature, the difference in performance of IGBT and MOSFET widens as temperature increases.

Forward characteristic





### **Comparison of Transistors by Structure**



# **Datasheets of MOSFET: Maximum Ratings**

### < Absolute maximum ratings>

#### Absolute Maximum Ratings (Ta = 25°C)

| i | Characteristics       |                       | Symbol           | Rating     | Unit |  |
|---|-----------------------|-----------------------|------------------|------------|------|--|
|   | Drain-source voltage  |                       | V <sub>DSS</sub> | 600        | V    |  |
|   | Gate-source voltage   |                       | V <sub>GSS</sub> | ±30        | V    |  |
|   | Drain current         | DC (Note 1)           | ۱ <sub>D</sub>   | 12         |      |  |
| • |                       | Pulse (Note 1)        | I <sub>DP</sub>  | 48         | ~    |  |
|   | Drain power dissipati | on (Tc = 25°C)        | PD               | 45         | W    |  |
|   | Single pulse avalanch | ne energy<br>(Note 2) | E <sub>AS</sub>  | 359        | mJ   |  |
|   | Avalanche current     |                       | I <sub>AR</sub>  | 12         | Α    |  |
|   | Repetitive avalanche  | energy (Note 3)       | E <sub>AR</sub>  | 4.5        | mJ   |  |
|   | Channel temperature   |                       | T <sub>ch</sub>  | 150        | °C   |  |
|   | Storage temperature   | range                 | T <sub>stg</sub> | -55 to 150 | °C   |  |

Note 1: Ensure that the channel temperature does not exceed 150°C. Note 2:  $V_{DD}$  = 90 V,  $T_{ch}$  = 25°C(initial), L = 4.36 mH,  $R_G$  = 25  $\Omega$ ,  $I_{AR}$  = 3.0 A Note 3: Repetitive rating: pulse width limited by maximum channel temperature This transistor is an electrostatic-sensitive device. Please handle with caution.

#### Drain-source voltage (V<sub>DSS</sub>)

Maximum voltage of drain to source that can be applied

#### Gate-source voltage(V<sub>GSS</sub>)

Maximum voltage of drain to source that can be applied Circuit must be designed not to exceed this voltage including surge voltage.

• Drain current (I<sub>D</sub>)

Maximum drain current

• Drain current (pulsed) (I<sub>DP</sub>)

Maximum pulsed drain current Normally, pulse width is described in safe operating area.

• Power dissipation (P<sub>D</sub>)

Power loss allowed to generate in the device Allowable thermal capability at  $T_c=25$ °C.

- Avalanche energy, single-pulse and continuous (E<sub>AS</sub>) Maximum allowed energy under designated condition
- Avalanche current (I<sub>AR</sub>)

Maximum current at avalanche operation

- **Channel temperature (T<sub>ch</sub>)** Maximum channel temperature at which the device can operate
- Storage temperature (T<sub>tsg</sub>)

Temperature range for storage without operating the MOSFET

# **Datasheets of MOSFET: Electrical Characteristics**

### <Thermal Characteristics>

Used to calculate channel temperature

#### Thermal Characteristics

| Characteristics                        | Symbol                 | Max  | Unit |
|----------------------------------------|------------------------|------|------|
| Thermal resistance, channel to case    | R <sub>th (ch-c)</sub> | 2.78 | °C/W |
| Thermal resistance, channel to ambient | R <sub>th (ch-a)</sub> | 62.5 | °C/W |

### < Electrical characteristics>

| Characteristics                | Symbol               | Test Condition                                     | Min | Тур. | Max  | Unit |
|--------------------------------|----------------------|----------------------------------------------------|-----|------|------|------|
| Gate leakage current           | IGSS                 | $V_{GS} = \pm 30 \text{ V},  V_{DS} = 0 \text{ V}$ | —   | _    | ±1   | μА   |
| Drain cut-off current          | IDSS                 | V <sub>DS</sub> = 600 V, V <sub>GS</sub> = 0 V     | —   | _    | 10   | μА   |
| Drain-source breakdown voltage | V (BR) DSS           | $I_D$ = 10 mA, $V_{GS}$ = 0 V                      | 600 | _    | —    | V    |
| Gate threshold voltage         | V <sub>th</sub>      | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 1 mA      | 2.0 | _    | 4.0  | V    |
| Drain-source ON resistance     | R <sub>DS (ON)</sub> | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 6 A       | —   | 0.45 | 0.55 | Ω    |
| Forward transfer admittance    | Y <sub>fs</sub>      | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 6 A       | 1.9 | 7.5  | —    | S    |

#### • Gate leakage current (I<sub>GSS</sub>) Cut-off current from gate to source

I

### • Drain cut-off current (I<sub>DSS</sub>)

Cut-off current from drain to source

• Drain-source breakdown voltage (V<sub>(BR)DSS</sub>) Breakdown voltage between drain and source Gate and source are shorted so as not to make a channel.

#### • Gate threshold voltage ( $V_{th}$ )

Gate-source voltage that can send designated drain current

#### • Drain source ON resistance (R<sub>DS(ON)</sub>)

It corresponds to collector-emitter saturation voltage  $(V_{CE(sat)})$  of bipolar transistor. Voltage drop is expressed as resistance under designated condition. It has positive thermal coefficient.

#### • Forward transfer admittance (|Y<sub>fs</sub>|)

The ratio of change of output current to change of gate input voltage. Its unit is "S: siemens", same as [A]/[V].

### Datasheets of MOSFET: Capacitance and Switching Characteristics

### <Electrical characteristics>

| Input capacitance            | C <sub>iss</sub> | V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0 V, f = 1 MHz | _ |
|------------------------------|------------------|----------------------------------------------------------|---|
| Reverse transfer capacitance | Crss             |                                                          | _ |
| Output capacitance           | Coss             |                                                          | _ |

- Input capacitance (C<sub>iss</sub>) equivalent to C<sub>gd</sub> + C<sub>gs</sub> Gate-drain and gate-source capacitance
- Reverse transfer capacitance ( $C_{rss}$ ) equivalent to  $C_{gd}$ Gate-drain capacitance
- Output capacitance ( $C_{oss}$ ) equivalent to  $C_{gd}$  +  $C_{ds}$ Gate-drain and drain-source and gate-drain capacitance



#### • Rise time (t<sub>r</sub>)

TOSHIBA

It is the time when drain-source voltage varies from 90% to 10%.

#### • Turn-on time (t<sub>on</sub>)

It is the time between the instant when gate-source voltage rises to 10% and the instant when drain-source voltage falls to 10%.

#### • Fall time (t<sub>f</sub>)

It is the time when drain-source voltage varies from 10% to 90%.

#### • Turn-off time (t<sub>off</sub>)

It is the time between the instant when gate-source voltage falls to 90% and the instance when drain-source voltage rises to 90%.





### < Electrical characteristics>

| Characteristics                              | Symbol          | Test Condition                                 | Min | Тур. | Max  | Unit |     |
|----------------------------------------------|-----------------|------------------------------------------------|-----|------|------|------|-----|
| Continuous drain reverse current<br>(Note 1) | I <sub>DR</sub> | —                                              | _   | _    | 12   | Α    | ρD  |
| Pulse drain reverse current (Note 1)         | IDRP            | _                                              | _   | _    | 48   | Α    |     |
| Forward voltage (diode)                      | VDSF            | I <sub>DR</sub> = 12 A, V <sub>GS</sub> = 0 V  | _   | _    | -1.7 | V    |     |
| Reverse recovery time                        | trr             | I <sub>DR</sub> = 12 A, V <sub>GS</sub> = 0 V, | _   | 1200 | _    | ns   |     |
| Reverse recovery charge                      | Qrr             | dl <sub>DR</sub> /dt = 100 A/µs                | _   | 13   | _    | μC   | 0.8 |

• **Continuous drain reverse current (I<sub>DR</sub>)** Forward current of drain-source diode with DC

• Pulse drain reverse current (I<sub>DRP</sub>)

Forward current of drain-source diode with pulse

#### • Forward voltage (diode) (V<sub>DSF</sub>)

Voltage dropdown of drain-source diode with forward current

• Reverse recovery time (t<sub>rr</sub>)

Reverse recovery time of drain-source diode under designated condition

#### • Reverse recovery charge (Q<sub>rr</sub>)

Reverse recovery charge of drain-source diode under designated condition

### **RESTRICTIONS ON PRODUCT USE**

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product".

•TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.

•This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.

•Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample applicability or any other referenced documents; and (c) validating all operating parameters for such designs and applications. **TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.** 

•PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website.

•Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.

•Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.

•The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.

•ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.

•Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.

•Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

# TOSHIBA