

# 32-bit RISC Microcontroller **TXZ Family**

# Reference Manual Remote Control Signal Preprocessor (RMC-A)

**Revision 2.1** 

## 2022-05

## **TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION**

## Contents

| Preface                                                                 |    |
|-------------------------------------------------------------------------|----|
| Related document                                                        | 4  |
| Conventions                                                             | 5  |
| Terms and Abbreviations                                                 | 7  |
| 1. Outline                                                              |    |
| 2. Block Diagram                                                        |    |
| 3. Function and Operation                                               |    |
| 3.1. Clock supply                                                       | 10 |
| 3.2. Reception of Remote Control Signal                                 | 10 |
| 3.2.1. Sampling clock                                                   | 10 |
| 3.2.2. Basic operation                                                  | 10 |
| 3.2.3. Preparation                                                      | 11 |
| 3.2.3.1. Settings of Noise Cancelling Time                              | 11 |
| 3.2.3.2. Settings of Detecting Leader                                   | 13 |
| 3.2.3.3. Setting of 0/1 determination data bit                          | 14 |
| 3.2.3.4. Settings of Reception Completion                               | 15 |
| 3.2.4. Enabling Reception                                               | 16 |
| 3.2.5. Stopping Reception                                               | 16 |
| 3.2.6. Interrupt                                                        | 17 |
| 3.2.6.1. Leader detection interrupt                                     | 17 |
| 3.2.6.2. Falling edge interrupt                                         | 17 |
| 3.2.6.3. Maximum data bit cycle interrupt                               | 17 |
| 3.2.6.4. Low width detection interrupt                                  | 17 |
| 3.2.7. Receiving Remote Control Signal without Leader in Waiting Leader | 19 |
| 3.2.8. A Leader only with "Low" Width                                   | 20 |
| 3.2.9. Receiving a Remote Control Signal in a Phase Method              | 21 |
| 4. Registers                                                            |    |
| 4.1. Register List                                                      | 23 |
| 4.2. Details of Registers                                               | 24 |
| 4.2.1. [RMCxEN] (Remote Control Enable Register)                        | 24 |
| 4.2.2. [RMCxREN] (Receive Enable Register)                              | 24 |
| 4.2.3. [RMCxRBUF1] (Receive Data Buffer Register 1)                     | 24 |
| 4.2.4. [RMCxRBUF2] (Receive Data Buffer Register 2)                     | 24 |
| 4.2.5. [RMCxRBUF3] (Receive Data Buffer Register 3)                     | 25 |
| 4.2.6. [RMCxRCR1] (Receive Control Register 1)                          | 25 |
| 4.2.7. [RMCxRCR2] (Receive Control Register 2)                          | 26 |
| 4.2.8. [RMCxRCR3] (Receive Control Register 3)                          | 27 |
| 4.2.9. [RMCxRCR4] (Receive Control Register 4)                          | 27 |
| 4.2.10. [RMCxRSTAT] (Receive Status Register )                          |    |
| 4.2.11. [RMCxEND1] (Receive End bit Number Register 1)                  | 29 |

|    | 4.2.12. [RMCxEND2] (Receive End bit Number Register 2)  | 29   |
|----|---------------------------------------------------------|------|
|    | 4.2.13. [RMCxEND3] (Receive End bit Number Register 3)  | 29   |
|    | 4.2.14. [RMCxFSSEL] (Sampling Clock selection Register) | 30   |
| 5. | Precautions                                             | . 31 |
| 6. | Revision History                                        | . 32 |
| RE | STRICTIONS ON PRODUCT USE                               | . 34 |

## List of Figures

| Figure 2.1  | RMC block diagram                                                                 | 9  |
|-------------|-----------------------------------------------------------------------------------|----|
| Figure 3.1  | Data reception completes by detecting the maximum data bit cycle                  | 11 |
| Figure 3.2  | Noise Cancel (In the case of [RMCxRCR4] <rmcnc[3:0]>=0011 (3Cycles))</rmcnc[3:0]> | 12 |
| Figure 3.3  | Leader wave form and the [RMCxRCR1] register settings                             | 13 |
| Figure 3.4  | Determination method of data bit (In case that threshold is 2.5T)                 | 14 |
| Figure 3.5  | Reception completion by detecting a maximum data bit cycle                        | 15 |
| Figure 3.6  | Completion by detecting "Low" width                                               |    |
| Figure 3.7  | A remote control wave pattern and the relations of the interrupt                  |    |
| Figure 3.8  | Receiving Remote Control Signal without Leader in Waiting Leader                  | 19 |
| Figure 3.9  | A Leader only with "Low" Width                                                    | 20 |
| Figure 3.10 | Waveform pattern in phase method and the example of data                          | 21 |
| Figure 3.11 | The waveform pattern in phase method                                              | 22 |

#### Lists of Tables

| Table 2.1 | List of signals                     | 9  |
|-----------|-------------------------------------|----|
| Table 3.1 | Source clock                        | 10 |
| Table 3.2 | Leader and Rules                    | 13 |
| Table 3.3 | Interrupt factor and register       | 17 |
| Table 3.4 | Threshold and Determined by pattern | 21 |
| Table 4.1 | Registers and Address               | 23 |
| Table 6.1 | Revision History                    | 32 |
|           |                                     |    |



#### Preface

#### **Related document**

| Document name                    |
|----------------------------------|
| Clock Control and Operation Mode |
| Exception                        |
| Product Information              |

#### Conventions

TOSHIBA

- Numeric formats follow the rules as shown below:
  - Hexadecimal: 0xABC

Decimal: 123 or 0d123 - Only when it needs to be explicitly shown that they are decimal numbers. Binary: 0b111 - It is possible to omit the "0b" when the number of bit can be distinctly understood from a sentence.

- " N" is added to the end of signal names to indicate low active signals.
- It is called "assert" that a signal moves to its active level, "deassert" to its inactive level.
- When two or more signal names are referred, they are described like as [m: n]. Example: S[3: 0] shows four signal names S3, S2, S1 and S0 together.
- The characters surrounded by [] defines the register. Example: [ABCD]
- "n" substitutes suffix number of two or more same kind of registers, fields, and bit names. Example: [XYZ1], [XYZ2], [XYZ3]-> [XYZn]
- "x" substitutes suffix number or character of two or more same kind of units and channels in same register name in the Register List.
  - In case of unit, "x" means A, B, and C .. Example: *[ADACR0], [ADBCR0], [ADCCR0]->[ADxCR0]* In case of channel, "x" means 0, 1, and 2.. Example: [*T32A0RUNA*], *[T32A1RUNA*], *[T32A2RUNA*]->[*T32AxRUNA*]
- The bit range of a register is written like as [m: n].
   Example: Bit[3: 0] expresses the range of bit 3 to 0.
- The configuration value of a register is expressed by either the hexadecimal number or the binary number. Example: [ABCD].EFG = 0x01 (hexadecimal), [XYZn].VW = 1 (binary)
- Word and Byte represent the following bit length.

| Byte:        | 8 bits  |
|--------------|---------|
| Half word:   | 16 bits |
| Word:        | 32 bits |
| Double word: | 64 bits |

• Properties of each bit in a register are expressed as follows:

| -    | 0 1                       |     |
|------|---------------------------|-----|
| R:   | Read only                 |     |
| W:   | Write only                |     |
| R/W: | Read and Write are possil | ble |

- Unless otherwise specified, register access supports only word access.
- The register defined as reserved must not be rewritten. Moreover, do not use the read value.
- The value read from the bit having default value of "-" is unknown.
- When a register containing both of writable bits and read-only bits is written, read-only bits should be written with their default value, In the cases that default is "-", follow the definition of each register.
- Reserved bits of the Write-only register should be written with their default value. In the cases that default is "-", follow the definition of each register.
- Do not use read-modified-write processing to the register of a definition which is different by writing and read out.

Arm, Cortex and Thumb are registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All rights reserved.



The Flash memory uses the Super Flash® technology under the license of Silicon Storage Technology, Inc. Super Flash® is registered trademark of Silicon Storage Technology, Inc.

All other company names, product names, and service names mentioned herein may be trademarks of their respective companies.



#### **Terms and Abbreviations**

Some of abbreviations used in this document are as follows:

RMCRemote Control Signal PreprocessorMAXMaximum

## 1. Outline

Remote control signal preprocessor (hereafter referred to as RMC) receives a remote control signal of which carrier is removed. Please refer to a bottom for the list of functions.

| Function<br>Classification                          | Function            | Operation                                                                                                                                                                                                        |  |
|-----------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                     | Sampling<br>clock   | A sampling clock can be selected from either low speed clock (32.768kHz) or time trigger for clock source.                                                                                                       |  |
|                                                     | Noise filter        | Noise canceling time can be adjusted. (15 phases)                                                                                                                                                                |  |
| The reception<br>of the remote<br>control<br>signal | Leader<br>detection | Detection is possible at the cycle of a reader, and a setup of Low width.<br>>Without the leader in a state of the leader waiting.<br>>Begin in leaders only for Low width.<br>>Fixed phase method in a period.  |  |
|                                                     | Data reception      | A maximum of 72 bits of reception are possible.<br>>Two kinds of data bit 0/1 judgments allow.<br>(1) Judgment by the threshold setting.<br>(2) Judgment by the falling edge interrupt.                          |  |
|                                                     | Interrupt           | Generating of each remote control interruption(INTRMCx) is<br>controllable.<br>> Leader detection interrupt<br>> Low width detection interrupt<br>> Maximum data bit cycle interrupt<br>> Falling edge interrupt |  |

## 2. Block Diagram



Figure 2.1 RMC block diagram shows the block diagram of RMC.



| Table | 2.1      | List d | of s | signals |
|-------|----------|--------|------|---------|
| Iabic | <b>~</b> | LISU   |      | Signais |

| No. | Symbol  | Signal name                    | I/O    | Related Reference Manual            |
|-----|---------|--------------------------------|--------|-------------------------------------|
| 1   | RXINx   | Remote control data entry      | Input  | Product Information                 |
| 2   | fs      | Low speed clock                | Input  | Clock Control and Operation<br>Mode |
| 3   | TBxOUT  | Timer trigger for clock source | Input  | Product Information                 |
| 4   | INTRMCx | Remote control interrupt       | Output | Exception                           |

## 3. Function and Operation

### 3.1. Clock supply

When RMC is used, setting of system supply stop register of fsys / fc is unnecessary. For the source clock, see Table 3.1.

| Source clock           | Supply setting                                                                                                                                                                        |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Low speed clock (fs)   | Supply the low speed clock (fs).<br>For details, refer to "Clock Control and Operation Mode" of the reference manual.                                                                 |
| Timer trigger (TBxOUT) | Please set the clock supply according to the function of the connection destination.<br>Refer to "Product Information" of the reference manual for details of connection destination. |

#### Table 3.1 Source clock

## 3.2. Reception of Remote Control Signal

#### 3.2.1. Sampling clock

A remote control signal is sampled by 32.768kHz low speed clock (fs) or a Timer trigger (TBxOUT). *[RMCxFSSEL]*<RMCCLK> selects the sampling clock. When the sampling clock is changed by *[RMCxFSSEL]*<RMCCLK>, it should be checked that the remote control operation stops (is disabled; *[RMCxREN]*<RMCREN> = 0). And *[RMCxFSSEL]*<RMCCLK> should be set before setting any other registers which relate to the signal reception of the remote controller.

For the timer connected to TBxOUT, refer to "Product Information" in reference manual. When Low speed clock (fs) is used, fs clock should be enabled. For the details, refer to "Clock Control and Operation Mode" in reference manual.

The frequency of the input signal to TBxOUT should be in the range of 30 to 34 kHz.

#### 3.2.2. Basic operation

As for the signal input by RXINx, a signal performed noise reduction of through a noise filter circuit is input into a reception control circuit.

If the leader is detected in the reception control circuit, *[RMCxRSTAT]*<RMCRLDR> will set at the time of detection/interruption generating of the low width or the data bit cycle MAX. At this time, if you set the *[RMCxRCR2]*<RMCLIEN>=1, leader detection will generate a leader detection interrupt. When a leader detection interrupt occurs, *[RMCxRSTAT]*<RMCRLIF> is set. The 0/1 judgment of the data bit is performed one by one after reader detection, and the a maximum of 72 bits of results are stored in the shift register. If it is set as *[RMCxRCR2]*<RMCEDIEN>=1, the remote control input falling edge interrupt will occur for every falling edge of the data bit. *[RMCxRSTAT]*<RMCEDIF> is set to remote control input falling edge interruption developmental time.

Reception operation is ended by detection of the maximum data bit cycle, and detection of the Low width of the preset value, and is transmitted to *[RMCxRBUF1]*, *[RMCxRBUF2]* and *[RMCxRBUF3]* register from the shift register, and the interrupt generates it. Only when *[RMCxEND1]*< RMCEND1>, *[RMCxEND2]*<RMCEND2>, or *[RMCxEND3]*<RMCEND3> register is set up and the received bit number is in agreement (to the low width detection or the maximum data bit cycle detection), interruption is generated.

Receiving the data is continued when the waveform which fulfills the conditions of the reception end is not inputted, even if it receives the data of 73 bits or more. In this case, the contents of the data buffer are not guaranteed.

To check the status of RMC if reception is completed, read the receive status register([RMCxRSTAT]).

On completion of reception, RMC is waiting for the next leader.

When the setup which receives the remote control signal of only the data bit is carried out, detection of the leader is not carried out but receives as the data from the beginning.

Before reading the received data, the receive data is written and replaced after ending the next reception.



Figure 3.1 Data reception completes by detecting the maximum data bit cycle

#### 3.2.3. Preparation

Before starting receiving process, configure how to receive remote control signal using the Receive Control Registers ([RMCxRCR1], [RMCxRCR2], [RMCxRCR3], and [RMCxRCR4]).

#### 3.2.3.1. Settings of Noise Cancelling Time

Configure noise cancelling time with the *[RMCxRCR4]*<RMCNC[3:0]>.

Noise canceling is applied to remote control signals sampled by the sampling clock.

RMC monitors a sampled remote control signal in each rising edge of a sampling clock. If "High" is monitored, RMC recognizes that the signal was changed to "Low" after monitoring cycles of "Low" specified in <RMCNC>. If "Low" is monitored, RMC recognizes that the signal was changed to "High" after monitoring cycles of "High" specified in <RMCNC>.

The following figure shows how RMC operates according to the noise cancel setting of <RMCNC[3:0]> = 0011 (3 cycles). Subsequent to noise cancellation, the signal is changed from "High" to "Low" upon monitoring 3 cycles of "Low", and the signal is changed from "Low" to "High" upon monitoring 3 cycles of "High".

# TOSHIBA



Figure 3.2 Noise Cancel (In the case of [RMCxRCR4]<RMCNC[3:0]>=0011 (3Cycles))

#### **3.2.3.2. Settings of Detecting Leader**

Set the leader cycle and a "Low" width of the leader to *[RMCxRCR1]*<RMCLLMIN[7:0]> <RMCLLMAX[7:0]> <RMCLCMIN[7:0]> <RMCLCMAX[7:0]>. When you configure those above, follow the rule shown below.

| Leader                        | Rules                                                                                                                                                                                                                  |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "Low" width +<br>"High" Width | <rmclcmax[7:0]> &gt; <rmclcmin[7:0]><br/><rmcllmax[7:0]> &gt; <rmcllmin[7:0]><br/><rmclcmin[7:0]> &gt; <rmcllmax[7:0]></rmcllmax[7:0]></rmclcmin[7:0]></rmcllmin[7:0]></rmcllmax[7:0]></rmclcmin[7:0]></rmclcmax[7:0]> |
| Only "High" width             | <rmclcmax[7:0]> &gt; <rmclcmin[7:0]><br/><rmcllmax[7:0]> = 0x00<br/><rmcllmin[7:0]> = don't care</rmcllmin[7:0]></rmcllmax[7:0]></rmclcmin[7:0]></rmclcmax[7:0]>                                                       |
| No leader                     | <rmclcmax[7:0]> = 0x00<br/><rmclcmin[7:0]> = don't care<br/><rmcllmax[7:0]> = don't care<br/><rmcllmin[[7:0]> = don't care</rmcllmin[[7:0]></rmcllmax[7:0]></rmclcmin[7:0]></rmclcmax[7:0]>                            |

|  | Table 3.2 | Leader | and | Rules |
|--|-----------|--------|-----|-------|
|--|-----------|--------|-----|-------|

Note: For "Low width only", *[RMCxRCR4]*<RMCPO> = 1 should be set.



Figure 3.3 Leader wave form and the [RMCxRCR1] register settings

If you want to generate an interrupt when detecting a leader, configure the *[RMCxRCR2]*<RMCLIEN>. A remote control signal without a leader cannot generate a leader detection interrupt.

#### 3.2.3.3. Setting of 0/1 determination data bit

Based on a falling edge cycle, the data bit of a cycle modulation is determined as 0 or 1.

There are two kinds of determinations:

As for data bit determination of a remote control signal in a phase method, see "3.2.9 Receiving a Remote Control Signal in a Phase Method".

1. Determination by threshold.

Configure a threshold value to *[RMCxRCR3]*<RMCDATL[6:0]> which determines data bit as "0" or "1". If the determination value is equal to threshold value or more, it is determined as "1". If the determination value is less than threshold value, it is determined as "0".

2. Determination by falling edge interrupt inputs.

By setting "1" to the *[RMCxRCR2]*<RMCEDIEN>, a remote control signal input falling edge interrupt can be generated in each falling edge of the data bit. Using this interrupt together with a timer enables the determination to be done by software.



Figure 3.4 Determination method of data bit (In case that threshold is 2.5T)

#### **3.2.3.4. Settings of Reception Completion**

To complete data reception, settings of detecting the maximum data bit cycle and "Low" width are required. If multiple factors are specified, reception is completed by the factor detected first. Make sure to configure the reception completion settings.

(1) Completion by the maximum data bit cycle

To complete reception by detecting a maximum data bit cycle, you need to configure the *[RMCxRCR2]* <RMCDMAX[7:0]>.

If the falling edge of the data bit cycle isn't monitored after time specified as threshold in the <RMCDMAX[7:0]>, a maximum data bit cycle is detected. The detection completes reception and generates an interrupt. After interrupt inputs generated, *[RMCxRSTAT]*<RMCDMAXIF > is set to "1".

To generate interrupt by setting the number of receive data is set a *[RMCxEND1 to 3]* register of each <RMCEND1>, <RMCEND2>, <RMCEND3>. In this case when the number of set reception bit agreed with the number of bit which received at the time of the outbreak of MAX on the number of receive data is set a *[RMCxEND1 to 3]* register of each <RMCEND1>, <RMCEND2>, <RMCEND3>, it occurs by an MAX interrupt in data bit period.

As specified to [RMCxEND1 to 3], it is able to set three kinds of the receive data bit.

When it can receive the Maximum Data bit, the number of bit is not match the setting value in <RMCEND1>, <RMCEND2>, <RMCEND3>, the interrupt does not occur, it wait for Leader Reception.



Figure 3.5 Reception completion by detecting a maximum data bit cycle



(2) Completion by detecting "Low" width

To complete reception by detecting the "Low" width, you need to configure the *[RMCxRCR2]* <RMCLL[7:0]>.

After the falling edge of the data bit is detected, if the signal stays "Low" longer than specified, excess "Low" width is detected. The detection completes reception and generates an interrupt.

After interrupt inputs generated, [RMCxRSTAT]<RMCLOIF> is set to "1".

To generate interrupt by setting the number of receive data is set a *[RMCxEND1 to 3]* register of each <RMCEND1>, <RMCEND2>, <RMCEND3>. In this case when the number of set reception bit agreed with the number of bit which received at the time of the outbreak of the low width detection on the number of receive data is set a *[RMCxEND1 to 3]* register of each <RMCEND1>, <RMCEND2>, <RMCEND3>, it occurs by the low width detection interrupt.

As specified to *[RMCxEND1 to 3]*, it is able to set three kinds of the receive data bit. When it can receive the Low width detection, the number of bit is not match the setting value in <RMCEND1>, <RMCEND2>, <RMCEND3>, the interrupt does not occur, it wait for Leader Reception.



Figure 3.6 Completion by detecting "Low" width

#### 3.2.4. Enabling Reception

By enabling the *[RMCxREN]*<RMCREN> after configuring the *[RMCxRCR1],[RMCxRCR2],[RMCxRCR3]* and *[RMCxRCR4]* registers, RMC is ready for reception. Detecting a leader initiates reception.

Note: Changing the configurations of the [RMCxRCR1], [RMCxRCR2], [RMCxRCR3], [RMCxRCR4], [RMCxEND1], [RMCxEND2] or [RMCxEND3] registers during reception may harm their proper operation. Be careful if you change them during reception.

#### 3.2.5. Stopping Reception

RMC stops reception by clearing the *[RMCxREN]*<RMCREN> to "0" (reception disabled). Clearing this bit during reception stops reception immediately and the received data is discarded.

#### 3.2.6. Interrupt

#### RMC has four kinds of interrupt factors.

Each interrupt factor is summarized in one signal and is output as remote control interrupt (INTRMCx). About the interrupt factor, please confirm an applicable bit in reception status register (*[RMCxRSTAT]*).

| interrupt factor                 | Receive Control<br>Register 2<br>( <b>[RMCxRCR2]</b> ) | Receive Status<br>Register<br>( <b>[RMCxRSTAT]</b> ) |
|----------------------------------|--------------------------------------------------------|------------------------------------------------------|
| Leader detection interrupt       | <rmclien></rmclien>                                    | <rmcrlif></rmcrlif>                                  |
| Falling edge interrupt           | <rmcedien></rmcedien>                                  | <rmcedif></rmcedif>                                  |
| Maximum data bit cycle interrupt | -                                                      | <rmcdmaxif></rmcdmaxif>                              |
| Low width detection interrupt    | -                                                      | <rmcloif></rmcloif>                                  |

| Table 3.3 | Interrupt | factor | and | register |
|-----------|-----------|--------|-----|----------|
|-----------|-----------|--------|-----|----------|

#### 3.2.6.1. Leader detection interrupt

An interrupt to occur when a leader is detected.

The outbreak of the interrupt can choose permission / prohibition in the receive control register 2 (*[RMCxRCR2]*<RMCLIEN>).

Generating of interruption can be checked by a receive status register ([RMCxRSTAT]<RMCLOIF>).

#### 3.2.6.2. Falling edge interrupt

It is interruption which occurs for every falling edge of a data bit after reader detection. The outbreak of the interrupt can choose permission / prohibition in the receive control register 2 (*[RMCxRCR2]*<RMCLIEN>).

Generating of interruption can be checked by a receive status register ([RMCxRSTAT]<RMCLOIF>).

#### 3.2.6.3. Maximum data bit cycle interrupt

It is interruption which will occur if the time more than the threshold (*[RMCxRCR2]*<RMCDMAX [7:0]>) of the maximum data bit cycle set up by the receive control register 2 is detected. Moreover, when *[RMCxEND1]*, *[RMCxEND2]*, and *[RMCxEND2]* is set up, interruption will be generated if in agreement with the bit number received at the time of generating of the data bit cycle MAX.

Generating of interruption can be checked by a receive status register ([RMCxRSTAT]<RMCLOIF>).

#### 3.2.6.4. Low width detection interrupt

It is interruption which will occur if the time more than the Low width set up by the receive control register 2 (*[RMCxRCR2]*<RMCLL [7:0]>) is detected after falling of a data bit. Moreover, when *[RMCxEND1]*, *[RMCxEND2]*, and *[RMCxEND3]* is set up, interruption will be generated if in agreement with the bit number received at the time of generating of the low width detection.

Generating of interruption can be checked by a receive status register ([RMCxRSTAT]<RMCLOIF>).

Please see a remote control wave pattern and the relations of the interrupt in Figure 3.7.





#### 3.2.7. Receiving Remote Control Signal without Leader in Waiting Leader

Setting *[RMCxRCR2]*<RMCLD> enables RMC to receive signals with and without a leader.

By setting *[RMCxRCR2]*<RMCLD>=1, RMC starts receiving data if the signal of which Low width is shorter than the set Low width in the *[RMCxRCR1]*<RMCLLMIN[7:0]>. RMC keeps receiving data until the final data bit is received.

If *[RMCxRCR2]*<RMCLD> is enabled, the same settings of error detection, reception completion and data bit determination of 0 or 1 are applied regardless of whether a signal has a leader or not.

Thus receivable remote control signals are limited.



Figure 3.8 Receiving Remote Control Signal without Leader in Waiting Leader (In the case of [RMCxRCR2]<RMCLD>=1)

#### 3.2.8. A Leader only with "Low" Width

Figure 3.9 shown below illustrates a remote control signal that starts with a leader of which waveform only has "Low" width.

This signal starts with a leader that only has "Low" width and a data bit cycle starts from the rising edge. To enable the signal, it must be sent after being reversed by setting the *[RMCxRCR4]*<RMCPO> to "1".

This is because RMC is configured to detect a data bit cycle from the falling edge.

To detect a leader, configure only "Low" pulse width of the leader with the  $\langle RMCLLMAX[7:0] \rangle = 0x00$ ,  $\langle RMCLCMAX[7:0] \rangle \rangle \langle RMCLCMIN[7:0] \rangle$ .

In this case, the value of <RMCLLMIN[7:0]> is set as "don't care". To detect whether data "0" or data "1", configure the threshold of 0/1 detection with the *[RMCxRCR3]* <RMCDATL[6:0]>.

To complete data reception, configure the "Low" pulse width detection with <RMCLL[7:0]>.

A reception end / interrupt occurs after confirming the Low period set after the last bit, and the reader waits.

The RMC generates an interrupt and waits for the next leader.



Figure 3.9 A Leader only with "Low" Width

#### 3.2.9. Receiving a Remote Control Signal in a Phase Method

RMC is capable of receiving a remote control signal in a phase method of which signal cycle is fixed. A signal in the phase method has three waveform patterns (see the figure shown below).

By setting two thresholds a remote control signal pattern is determined. RMC converts the signal into data "0" or "1". On completion of reception, received data "0" and "1" are stored in the *[RMCxRBUF1]*, *[RMCxRBUF2]* and *[RMCxRBUF3]*.

By setting *[RMCxRCR2]*<RMCPHM> = 1, RMC enables to receive a remote control signal in the phase method. Each threshold can be configured with the *[RMCxRCR3]*<RMCDATL[6:0]> and <RMCDATH[6:0]>.

Two thresholds are used to distinguish three waveform patterns. On condition that a cycle between two falling edges is "T", three patterns show cycles of 1T, 1.5T and 2T. Details of the two thresholds are shown in Figure 3.10.

|            | Determined by       | Threshold  | Register bits to set                     |
|------------|---------------------|------------|------------------------------------------|
| Threshold1 | Pattern1 & pattern2 | 1T to 1.5T | [RMCxRCR3] <rmcdatl[6:0]></rmcdatl[6:0]> |
| Threshold2 | Pattern2 & pattern3 | 1.5T to 2T | [RMCxRCR3] <rmcdath[6:0]></rmcdath[6:0]> |

Table 3.4 Threshold and Determined by pattern

In the discrimination of the stationary fixed-phase remote control signal, three patterns of data change and the data of the immediately preceding period of the judgment pattern are necessary. The phase-type signal should start with data "11".



Figure 3.10 Waveform pattern in phase method and the example of data



Figure 3.11 The waveform pattern in phase method

## 4. Registers

## 4.1. Register List

Addresses and names of RMC control registers are shown below.

| Poriphoral                            | Eurotion Namo | Channel/Unit | Base Address |            |
|---------------------------------------|---------------|--------------|--------------|------------|
| Feripiteral                           | Function Name | Channel/Onit | TYPE 1       | TYPE 2     |
| Remote Control Signal<br>Preprocessor | RMC           | ch 0         | 0x400E7000   | 0x400E8100 |

#### Table 4.1 Registers and Address

Note: The Channel/Unit and Base address type are different by products. Please refer to "Product Information" of the reference manual for the details.

| Register Name                     | Address(Base+) |        |
|-----------------------------------|----------------|--------|
| Remote Control Enable Register    | [RMCxEN]       | 0x0000 |
| Receive Enable Register           | [RMCxREN]      | 0x0004 |
| Receive Data Buffer Register 1    | [RMCxRBUF1]    | 0x0008 |
| Receive Data Buffer Register 2    | [RMCxRBUF2]    | 0x000C |
| Receive Data Buffer Register 3    | [RMCxRBUF3]    | 0x0010 |
| Receive Control Register 1        | [RMCxRCR1]     | 0x0014 |
| Receive Control Register 2        | [RMCxRCR2]     | 0x0018 |
| Receive Control Register 3        | [RMCxRCR3]     | 0x001C |
| Receive Control Register 4        | [RMCxRCR4]     | 0x0020 |
| Receive Status Register           | [RMCxRSTAT]    | 0x0024 |
| Receive End bit Number Register 1 | [RMCxEND1]     | 0x0028 |
| Receive End bit Number Register 2 | [RMCxEND2]     | 0x002C |
| Receive End bit Number Register 3 | [RMCxEND3]     | 0x0030 |
| Sampling Clock selection Register | [RMCxFSSEL]    | 0x0034 |

## 4.2. Details of Registers

#### 4.2.1. [RMCxEN] (Remote Control Enable Register)

| Bit  | Bit Symbol | After<br>reset | Туре | Function                                                                                                                                                                                                                                                                       |
|------|------------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:2 | -          | 0              | R    | Read as "0".                                                                                                                                                                                                                                                                   |
| 1    | -          | 0              | R/W  | Write as "1".                                                                                                                                                                                                                                                                  |
| 0    | RMCEN      | 0              | R/W  | Controls RMC operation.<br>0: Disabled<br>1: Enabled<br>Operation of a remote control judging function is controlled.<br>To allow RMC to function, enable the <rmcen> first.<br/>If RMC is enabled and then disabled, the settings in each register<br/>remain intact.</rmcen> |

#### 4.2.2. [RMCxREN] (Receive Enable Register)

| Bit  | Bit Symbol | After<br>reset | Туре | Function                                                                                                           |
|------|------------|----------------|------|--------------------------------------------------------------------------------------------------------------------|
| 31:1 | -          | 0              | R    | Read as "0".                                                                                                       |
| 0    | RMCREN     | 0              | R/W  | Reception<br>0: Disabled<br>1: Enabled<br>Controls reception of RMC.<br>Setting this bit to "1" enables reception. |

Note: Enable the [RMCxREN]<RMCREN> bit after setting the [RMCxRCR1], [RMCxRCR2], [RMCxRCR3], and [RMCxRCR4].

#### 4.2.3. [RMCxRBUF1] (Receive Data Buffer Register 1)

| Bit  | Bit Symbol    | After reset | Туре | Function                                                                     |
|------|---------------|-------------|------|------------------------------------------------------------------------------|
| 31:0 | RMCRBUF[31:0] | 0x00000000  | R    | Received data (31 to 0 bit)<br>Reads 4 bytes of received data. (31 to 0 bit) |

#### 4.2.4. [RMCxRBUF2] (Receive Data Buffer Register 2)

| Bit  | Bit Symbol     | After reset | Туре | Function                                                                       |
|------|----------------|-------------|------|--------------------------------------------------------------------------------|
| 31:0 | RMCRBUF[63:32] | 0x00000000  | R    | Received data (63 to 32 bit)<br>Reads 4 bytes of received data. (63 to 32 bit) |

#### 4.2.5. [RMCxRBUF3] (Receive Data Buffer Register 3)

| Bit  | Bit Symbol     | After<br>reset | Туре | Function                                                                        |
|------|----------------|----------------|------|---------------------------------------------------------------------------------|
| 31:8 | -              | 0              | R    | Read as "0".                                                                    |
| 7:0  | RMCRBUF[71:64] | 0x00           | R    | Received data (71 to 64 bit).<br>Reads 1 byte of received data. (71 to 64 bit). |

Note: The received bit is stored in the data buffer register in MSB first order, and the last received bit is stored in the LSB (bit 0). If the remote control signal is received in the LSB first algorithm, the received data is stored in reverse sequence.

#### 4.2.6. [RMCxRCR1] (Receive Control Register 1)

| Bit   | Bit Symbol    | After reset | Туре | Function                                                                                                                                                                                                                                                                                                 |
|-------|---------------|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24 | RMCLCMAX[7:0] | 0x00        | R/W  | Specifies a maximum cycle of leader detection.<br>Calculating formula of the maximum cycle: <rmclcmax> × 4/fs<br/>[s]. (Note1)</rmclcmax>                                                                                                                                                                |
| 23:16 | RMCLCMIN[7:0] | 0x00        | R/W  | Specifies a minimum cycle of leader detection.<br>Calculating formula of the minimum cycle: <rmclcmin> × 4/fs<br/>[s]. (Note1)</rmclcmin>                                                                                                                                                                |
| 15:8  | RMCLLMAX[7:0] | 0x00        | R/W  | Specifies a maximum "Low" width of leader detection.<br>Calculating formula of the maximum "Low" width: <rmcllmax><br/>× 4/fs [s] (Note1)</rmcllmax>                                                                                                                                                     |
| 7:0   | RMCLLMIN[7:0] | 0x00        | R/W  | Specifies a minimum "Low" width of leader detection.<br>Calculating formula for the minimum "Low" width: <rmcllmin><br/>× 4/fs [s] (Note1)<br/>When <i>[RMCxRCR2]</i><rmcld>=1, a value of the "Low" pulse<br/>width is less than the specified value,<br/>it is defined as data bit.</rmcld></rmcllmin> |

Note1: The calculating formula a sampling clock in the case of fs.

In the case of TBxOUT, please replace fs of the calculating formula with a frequency of TBxOUT.

Note2: When you configure the register, you must follow the rule shown below.

| Leader                        | Rules                                                                                                                                                                                                                  |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "Low" width<br>+ "High" width | <rmclcmax[7:0]> &gt; <rmclcmin[7:0]><br/><rmcllmax[7:0]> &gt; <rmcllmin[7:0]><br/><rmclcmin[7:0]> &gt; <rmcllmax[7:0]></rmcllmax[7:0]></rmclcmin[7:0]></rmcllmin[7:0]></rmcllmax[7:0]></rmclcmin[7:0]></rmclcmax[7:0]> |
| Only "High" width             | <rmclcmax[7:0]> &gt; <rmclcmin[7:0]><br/><rmcllmax[7:0]> = 0x00<br/><rmcllmin[7:0]> = don't care</rmcllmin[7:0]></rmcllmax[7:0]></rmclcmin[7:0]></rmclcmax[7:0]>                                                       |
| No Leader                     | <rmclcmax[7:0]> = 0x00<br/><rmclcmin[7:0]> = don't care<br/><rmcllmax[7:0]> = don't care<br/><rmcllmin[[7:0]> = don't care</rmcllmin[[7:0]></rmcllmax[7:0]></rmclcmin[7:0]></rmclcmax[7:0]>                            |

#### 4.2.7. [RMCxRCR2] (Receive Control Register 2)

| Bit   | Bit Symbol   | After<br>reset | Туре | Function                                                                                                                                                                                                                                                              |
|-------|--------------|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31    | RMCLIEN      | 0              | R/W  | Leader detection interrupt<br>0: Not generated<br>1: Generated                                                                                                                                                                                                        |
| 30    | RMCEDIEN     | 0              | R/W  | Remote control input falling edge interrupt<br>0: Not generated<br>1: Generated                                                                                                                                                                                       |
| 29:26 | -            | 0              | R    | Read as "0".                                                                                                                                                                                                                                                          |
| 25    | RMCLD        | 0              | R/W  | Receiving remote control signal with and without a leader<br>0: Disabled<br>1: Enabled                                                                                                                                                                                |
| 24    | RMCPHM       | 0              | R/W  | <ul> <li>Receiving a remote control signal by a phase modulation</li> <li>0: Not receiving a remote control signal by a phase modulation. (receive by a cycle modulation)</li> <li>1: Receive remote control signal by a fixed frequency pulse modulation.</li> </ul> |
| 23:16 | -            | 0              | R    | Read as "0".                                                                                                                                                                                                                                                          |
| 15:8  | RMCLL[7:0]   | 0xFF           | R/W  | Excess "Low" width that triggers reception completion and<br>interrupt generation.<br>0x00 to 0xFE: Reception completion and interrupt generation<br>at <rmcll> x 1/fs [s]. (Note1)<br/>0xFF: not to use as the trigger. (Note2)</rmcll>                              |
| 7:0   | RMCDMAX[7:0] | 0xFF           | R/W  | Maximum data bit cycle that triggers reception completion and<br>interrupt generation.<br>0x00 to 0xFE: Reception completion and interrupt generation<br>at <rmcdmax> x 1/fs [s]. (Note1)<br/>0xFF: not to use as the trigger. (Note2)</rmcdmax>                      |

Note1: The calculating formula a sampling clock in the case of fs. In the case of TBxOUT, please replace fs of the calculating formula with a frequency of TBxOUT.

Note2: If [*RMCxEND1*]<RMCEND1>[*RMCxEND2*]<RMCEND2>[*RMCxEND3*]<RMCEND3> are set, the interrupt is generated only when the reception bit count matches one of the set values.

#### 4.2.8. [RMCxRCR3] (Receive Control Register 3)

| Bit   | Bit Symbol   | After<br>reset | Туре | Function                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|--------------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:15 | -            | 0              | R    | Read as "0".                                                                                                                                                                                                                                                                                                                                                                                                  |
| 14:8  | RMCDATH[6:0] | 0x00           | R/W  | Larger threshold to determine a signal pattern in a phase<br>method<br>Calculating formula of the threshold: <rmcdath> × 1/fs [s]<br/>(Note1) (Note2)<br/>Specifies a larger threshold (within a range of 1.5T and 2T) to<br/>determine a pattern of remote control signal in a phase<br/>method. (Note3)</rmcdath>                                                                                           |
| 7     | -            | 0              | R    | Read as "0".                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6:0   | RMCDATL[6:0] | 0x00           | R/W  | Threshold to determine 0 or 1 smaller threshold to determine a signal pattern in a phase method.<br>Calculating formula of the threshold: <rmcdatl> × 1/fs [s] (Note1)<br/>Specifies two kinds of thresholds: a threshold to determine whether a data bit is 0 or 1; a smaller threshold (within a range of 1T and 1.5T) to determine a pattern of remote control signal in a phase method. (Note4)</rmcdatl> |

Note1: The calculating formula a sampling clock in the case of fs. In the case of TBxOUT, please replace fs of the calculating formula with a frequency of TBxOUT.

Note2: This function is valid only when *[RMCxRCR2]*<RMCPHM> = 1.

- Note3: If the measurement result of the data bit is equal to or larger than the threshold value, the data is judged as "10". If, less than the threshold, "01".
- Note4: In 0/1 judgment of a data bit, if the data bit is equal or larger than the threshold value, the data is judged as "1", and if, less than the threshold value, "0".

In the judgment of 3 kinds of data bit in the phase-type remote control signal, if the data bit is equal to or larger than the threshold value, the data is judged as "01". If, less than the threshold, "00".

#### 4.2.9. [RMCxRCR4] (Receive Control Register 4)

| Bit  | Bit Symbol | After<br>reset | Туре | Function                                                                                                                                                                         |
|------|------------|----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8 | -          | 0              | R    | Read as "0".                                                                                                                                                                     |
| 7    | RMCPO      | 0              | R/W  | Remote control input signal selection.<br>0: Not invert<br>1: Invert                                                                                                             |
| 6:4  | -          | 0              | R    | Read as "0".                                                                                                                                                                     |
| 3:0  | RMCNC[3:0] | 0x0            | R/W  | Specifies noise cancellation time.<br>0x0: No cancellation<br>0x1 to 0xF: cancellation<br>Calculating formula of noise cancellation time: <rmcnc> × 1/fs<br/>[s] (Note1)</rmcnc> |

Note: The calculating formula a sampling clock in the case of fs.

In the case of TBxOUT, please replace fs of the calculating formula with a frequency of TBxOUT.

#### 4.2.10. [RMCxRSTAT] (Receive Status Register)

| Bit   | Bit Symbol   | After<br>reset | Туре | Function                                                                                                                                                                                                               |
|-------|--------------|----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16 | -            | 0              | R    | Read as "0".                                                                                                                                                                                                           |
| 15    | RMCRLIF      | 0              | R    | Interrupt source flag<br>0: No leader detection interrupt generated.<br>1: Leader detection interrupt generated.                                                                                                       |
| 14    | RMCLOIF      | 0              | R    | Interrupt source flag<br>0: No "Low" width detection interrupt generated.<br>1: "Low" width detection interrupt generated.                                                                                             |
| 13    | RMCDMAXIF    | 0              | R    | Interrupt source flag<br>0: No maximum data bit cycle interrupt generated.<br>1: Maximum data bit cycle interrupt generated.                                                                                           |
| 12    | RMCEDIF      | 0              | R    | Interrupt source flag<br>0: No falling edge interrupt generated.<br>1: Falling edge interrupt generated.                                                                                                               |
| 11:8  | -            | 0              | R    | Read as "0".                                                                                                                                                                                                           |
| 7     | RMCRLDR      | 0              | R    | Leader detection<br>0: Disable leader detection.<br>1: Enable leader detection.                                                                                                                                        |
| 6:0   | RMCRNUM[6:0] | 0x00           | R    | The number of received data bit<br>0x00: no data bit (only with leader)<br>0x01 to 0x48: 1 to 72bit<br>0x49 to 0xFF: 73bit and more<br>Indicates the number of bits received as remote control signal<br>data. (Note2) |

Note1: The fields except <RMCRNUM[6:0]> are updated (set or cleared) by each interrupt factor generation, the leader detection, the repeat code detection, and the reception completion, respectively.

Note2: <RMCRNUM[6:0]> is updated after the reception completion. The received data bit count cannot be monitored during the reception.

#### 4.2.11. [RMCxEND1] (Receive End bit Number Register 1)

| Bit  | Bit Symbol   | After<br>reset | Туре | Function                                                                                                                                                                                                       |
|------|--------------|----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:7 | -            | 0              | R    | Read as "0".                                                                                                                                                                                                   |
| 6:0  | RMCEND1[6:0] | 0x00           | R/W  | Specifies that the number of receive data bit<br>0x00: No specifically the receive data bit<br>0x01 to 0x48: Specifies that the number of receive<br>data bit(1 to 72bit)<br>0x49 to 0xFF: Don't set the value |

#### 4.2.12. [RMCxEND2] (Receive End bit Number Register 2)

| Bit  | Bit Symbol   | After<br>reset | Туре | Function                                                                                                                                                                                                       |
|------|--------------|----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:7 | -            | 0              | R    | Read as "0".                                                                                                                                                                                                   |
| 6:0  | RMCEND2[6:0] | 0x00           | R/W  | Specifies that the number of receive data bit<br>0x00: No specifically the receive data bit<br>0x01 to 0x48: Specifies that the number of receive<br>data bit(1 to 72bit)<br>0x49 to 0xFF: Don't set the value |

#### 4.2.13. [RMCxEND3] (Receive End bit Number Register 3)

| Bit  | Bit Symbol   | After<br>reset | Туре | Function                                                                                                                                                                                                       |
|------|--------------|----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:7 | -            | 0              | R    | Read as "0".                                                                                                                                                                                                   |
| 6:0  | RMCEND3[6:0] | 0x00           | R/W  | Specifies that the number of receive data bit<br>0x00: No specifically the receive data bit<br>0x01 to 0x48: Specifies that the number of receive<br>data bit(1 to 72bit)<br>0x49 to 0xFF: Don't set the value |

Note1: If all of <RMCEND1>, <RMCEND2>, <RMCEND3> are set to "0x00", an interrupt (the maximum data bit cycle detection and the Low width detection) is generated regardless of the reception bit count. Note2: An interrupt is generated only when the reception bit count matches one of *[RMCxEND1]*,

[RMCxEND2],[RMCxEND3] at the reception completion. If the register values do not match the count, no interrupt is generated. [RMCxEND1],[RMCxEND2],[RMCxEND3] can be set to different values, respectively.

#### 4.2.14. [RMCxFSSEL] (Sampling Clock selection Register)

| Bit  | Bit Symbol | After<br>reset | Туре | Function                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|------------|----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:1 | -          | 0              | R    | Read as "0".                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0    | RMCCLK     | 0              | R/W  | Specifies that Sampling clock of RMC function<br>0: Low speed Clock (32.768kHz)<br>1: Timer trigger (TBxOUT)<br>For the Sampling of RMC function, it is able to set the Low speed<br>Clock (32.768kHz) or Timer output (TBxOUT). For the<br>information of TBxOUT use for sampling clock, refer to reference<br>manual "Product Information".<br>The Setting range of Timer output by TBxOUT is from 30 to<br>34kHz. |

Note1: To Change the sampling clock by using the *[RMCxFSSEL]*, disable the RMC operation first by using the *[RMCxEN]* <RMCEN>. Then, enable it again, and set the *[RMCxFSSEL]* before setting other RMC registers.

Note2: The RMC can be stopped (disabled) by [*RMCxENJ*<RMCEN>. Then the circuit is started up (enabled) again. When the sampling clock is changed, it should be checked that the RMC is stopped (disabled). Then, the setting of [*RMCxFSSEL*] <RMCCLK> should be done before the other related registers are set.

## 5. Precautions

• The timer trigger (TBxOUT) for Clock source cannot be selected as the sampling clock in some products. For the details, refer to "Product Information" in reference manual.

**TOSHIBA** 

## 6. Revision History

Table 6.1Revision History

## TOSHIBA

|     |            | 4.2.0 [PMCxPCP41 (Pageixo Control Paginter 4)           |
|-----|------------|---------------------------------------------------------|
|     |            | 4.2.9. [RIVEXECT4] (Receive Control Register 4)         |
|     |            |                                                         |
|     |            | 0000> 000                                               |
|     |            | $0001 \sim 1111$ :> $0x1 \sim 0xF$ :                    |
|     |            | Corrected: "Note1> "Note                                |
|     |            | 4.2.10. [RIVICXRSTAT] (Receive Status Register)         |
|     |            |                                                         |
|     |            | UUUUUUU:> UXUU<br>"aaaaaaa                              |
|     |            | °0000001∼1001000:> 0x01∼0x48:                           |
|     |            | "1001001~1111111:">"0x49~0x⊦⊦:"                         |
|     |            | Deleted: "The number cannot be monitored"               |
|     |            | Added: (Note2)                                          |
|     |            | Added: Note1), Note2)                                   |
|     |            | 4.2.11. [RMCxEND1](Receive End bit Number Register 1)   |
|     |            | Corrected: Function of Bit Symbol (RMCEND1[6:0])        |
|     |            | "0000000:">"0x00"                                       |
|     |            | "0000001~1001000:">"0x01~0x48:"                         |
|     |            | "1001001~1111111:">"0x49~0xFF:"                         |
|     |            | 4.2.12. [RMCxEND2]( Receive End bit Number Register 2)  |
|     |            | Corrected: Function of Bit Symbol (RMCEND2[6:0])        |
|     |            | "0000000:">"0x00"                                       |
|     |            | "0000001~1001000:">"0x01~0x48:"                         |
|     |            | "1001001~1111111:">"0x49~0xFF:"                         |
|     |            | 4.2.13. [RMCxEND3]( Receive End bit Number Register 3)  |
|     |            | Corrected: Function of Bit Symbol (RMCEND3[6:0])        |
|     |            | "0000000:">"0x00"                                       |
|     |            | "0000001~1001000:">"0x01~0x48:"                         |
|     |            | "1001001~1111111:">"0x49~0xFF:"                         |
|     |            | Added: Note1), Note2)                                   |
|     |            | 4.2.14. [RMCxFSSEL] (Sampling Clock selection Register) |
|     |            | Corrected: Chapter "Source Clock selection Register"    |
|     |            | >" Sampling Clock selection Register                    |
|     |            | Corrected: Function of Bit Symbol (RMCCLK)              |
|     |            | Corrected: "Low frequency Clock">" Low speed Clock"     |
|     |            | Corrected: "Timer output">"Timer trigger"               |
|     |            | Added: Note2)                                           |
|     |            | •5. Precautions                                         |
|     |            | Corrected: Explanation contents                         |
| 2.1 | 2022-05-20 | 3.2.4. Enabling Reception                               |
|     |            | Added: [RMCxEND1], [RMCxEND2], [RMCxEND3] to Note       |

#### **RESTRICTIONS ON PRODUCT USE**

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product".

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please
  use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without
  limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF
  NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

## **TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION**

https://toshiba.semicon-storage.com/